



Order

Now





Texas Instruments

**TPS548D21** SLUSCI8A - JULY 2016-REVISED AUGUST 2017

# TPS548D21 1.5-V to 16-V V<sub>IN</sub>, 4.5-V to 22-V V<sub>DD</sub>, 40-A SWIFT™ Synchronous Step-Down Converter Supporting AVSO and Full Differential Sense

#### Features 1

- Conversion Input Voltage Range (PVIN): 1.5 V to 16 V
- Input Bias Voltage (V<sub>DD</sub>) Range: 4.5 V to 22 V
- Output Voltage Range: 0.6 V to 5.5 V
- Integrated, 2.9-m $\Omega$  and 1.2-m $\Omega$  Power MOSFETs With 40-A Continuous Output Current
- Voltage Reference 0.6 V to 1.2 V in 50-mV Steps Using VSEL Pin
- ±0.5%, 0.9-V<sub>REF</sub> Tolerance Range: -40°C to +125°C Junction Temperature
- True Differential Remote Sense Amplifier
- D-CAP3<sup>™</sup> Control Loop
- Analog AVS Optimization via REFIN\_TRK Pin
- Adaptive On-Time Control with 4 Selectable Frequency Settings: 425 kHz, 650 kHz, 875 kHz, and 1.05 MHz
- **Temperature Compensated and Programmable** Current Limit with R<sub>IIIM</sub> and OC Clamp
- Choice of Hiccup or Latch-Off OVP or UVP
- VDD UVLO External Adjustment by Precision EN Hysteresis
- Prebias Start-up Support
- FCCM Mode During All Operation
- Full Suite of Fault Protection and PGOOD
- 7 mm x 5 mm x 1.5 mm, 40-Pin, Stack Clipped LQFN-CLIP Package
- Create a Custom Design Using the TPS548D21 With the WEBENCH® Power Designer

## 2 Applications

- Enterprise Storage, SSD, NAS •
- Wireless and Wired Communication Infrastructure
- Industrial PCs, Automation, ATE, PLC, Video Surveillance
- Enterprise Server, Switches, Routers
- ASIC, SoC, FPGA, DSP Core, and I/O Rails

## 3 Description

The TPS548D21 device is a compact single buck converter with adaptive on-time, D-CAP3 mode control. It is designed for high accuracy, high efficiency, fast transient response, ease-of-use, low external component count and space-conscious power systems.

This device features full differential sense, TI integrated FETs with a high-side on-resistance of 2.9 m $\Omega$  and a low-side on-resistance of 1.2 m $\Omega$ . The device also features accurate 0.5%, 0.9-V reference with an ambient temperature range between -40°C and +125°C. Competitive features include: very low external component count, accurate load regulation and line regulation, FCCM mode operation, and internal soft-start control.

The TPS548D21 device is available in 7-mm x 5-mm, 40-pin, LQFN-CLIP (RVF) package (RoHs exempt).

| Device | Inform | nation | (1) |
|--------|--------|--------|-----|
|--------|--------|--------|-----|

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |
|-------------|----------------|-------------------|
| TPS548D21   | LQFN-CLIP (40) | 7.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Simplified Application**

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Typical Characteristics 9          |
| 7 | Deta | ailed Description 11               |
|   | 7.1  | Overview 11                        |
|   | 7.2  | Functional Block Diagram 11        |
|   | 7.3  | Feature Description 12             |
|   | 7.4  | Device Functional Modes 15         |
|   |      |                                    |

|    | 7.5  | Programming                                     | 15 |
|----|------|-------------------------------------------------|----|
| 8  | Арр  | lications and Implementation                    | 22 |
|    | 8.1  | Application Information                         | 22 |
|    | 8.2  | Typical Applications                            | 23 |
| 9  | Pow  | ver Supply Recommendations                      | 33 |
| 10 | Lay  | out                                             | 33 |
|    | -    | Layout Guidelines                               |    |
|    | 10.2 | Layout Example                                  | 34 |
| 11 | Dev  | rice and Documentation Support                  | 37 |
|    | 11.1 | Device Support                                  | 37 |
|    | 11.2 | Custom Design With WEBENCH® Tools               | 37 |
|    | 11.3 | Receiving Notification of Documentation Updates | 37 |
|    | 11.4 | Community Resources                             | 37 |
|    | 11.5 | Trademarks                                      | 37 |
|    | 11.6 | Electrostatic Discharge Caution                 | 37 |
|    | 11.7 | Glossary                                        | 38 |
| 12 |      | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 38 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Original (July 2016) to Revision A

| • | Changed package name to correct one                                                                        | 1  |
|---|------------------------------------------------------------------------------------------------------------|----|
| • | Added MIN and MAX values for VDD UVLO rising threshold                                                     | 5  |
| • | Added MIN and MAX for all Soft Start settings and table notes 3 and 4 in <i>Electrical Characteristics</i> | 7  |
| • | Added last sentence of Overview to replace incomplete phrase from previous paragraph                       | 11 |
| • | Changed V <sub>OUT</sub> = 5 V to V <sub>OUT</sub> = 5.5 V for Figure 12                                   | 12 |
| • | Added Application Workaround to Support 4-ms and 8-ms SS Settings subsection                               | 18 |
| • | Added Figure 15 and Figure 16                                                                              | 18 |
| • | Deleted "programmable" between "8 ms" and "delay"                                                          | 21 |
| • | Added new sentence before last sentence of Application Information                                         | 22 |
| • | Changed "286 μF" to "28.6 μF"                                                                              | 27 |
| • | Changed "150 ns" to "300 ns" in definition of t <sub>OFF(min)</sub> , Equation 9                           | 28 |
| • | Changed "963 µF" to "969 µF"                                                                               | 28 |



www.ti.com

Page

2



### TPS548D21 SLUSCI8A – JULY 2016–REVISED AUGUST 2017

## 5 Pin Configuration and Functions



RVF Package 40-Pin LQFN-CLIP With Thermal Pad Top View

| PII       | N                                    | I/O/P <sup>(1)</sup> | DECODIDION                                                                                                                                                    |  |  |
|-----------|--------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME      | NO.                                  | I/O/P***             | DESCRIPTION                                                                                                                                                   |  |  |
| AGND      | 30                                   | G                    | Ground pin for internal analog circuits.                                                                                                                      |  |  |
| BOOT      | 5                                    | Р                    | Supply rail for high-side gate driver (boot terminal). Connect boot capacitor from this pin to SW node. Internally connected to BP via bootstrap PMOS switch. |  |  |
| BP        | 31                                   | 0                    | LDO output                                                                                                                                                    |  |  |
| DRGND     | 29                                   | Р                    | Internal gate driver return.                                                                                                                                  |  |  |
| EN_UVLO   | 4                                    | I                    | Enable pin that can turn on the DC/DC switching converter. Use also to program the required PVIN UVLO when PVIN and VDD are connected together.               |  |  |
| FSEL      | 32                                   | Ι                    | Program switching frequency, internal ramp amplitude and FCCM mode.                                                                                           |  |  |
| ILIM      | 36                                   | I/O                  | Program overcurrent limit by connecting a resistor to ground.                                                                                                 |  |  |
| MODE      | 34                                   | Ι                    | Mode selection pin. Select the control mode (DCAP3 or DCAP), internal VREF operation, and soft-start timing selection.                                        |  |  |
| NC        | 27                                   |                      | No connect.                                                                                                                                                   |  |  |
| NU        | 1, 2, 3                              | 0                    | Not used pins.                                                                                                                                                |  |  |
| PGND      | 13, 14, 15,<br>16, 17, 18,<br>19, 20 | Ρ                    | Power ground of internal FETs.                                                                                                                                |  |  |
| PGOOD     | 35                                   | 0                    | Open drain power good status signal.                                                                                                                          |  |  |
| PVIN      | 21, 22, 23,<br>24, 25, 26            | Р                    | Power supply input for integrated power MOSFET pair.                                                                                                          |  |  |
| RSN       | 38                                   | Ι                    | Inverting input of the differential remote sense amplifier.                                                                                                   |  |  |
| RSP       | 39                                   | Ι                    | Non-inverting input of the differential remote sense amplifier.                                                                                               |  |  |
| REFIN_TRK | 37                                   | I                    | System reference voltage that can be overridden by the external voltage source for tracking and sequencing application.                                       |  |  |
| SW        | 6 , 7, 8, 9,<br>10, 11, 12           | I/O                  | Output switching terminal of power converter. Connect the pins to the output inductor.                                                                        |  |  |
| VDD       | 28                                   | Р                    | Controller power supply input.                                                                                                                                |  |  |
| VOSNS     | 40                                   | I                    | Output voltage monitor input pin.                                                                                                                             |  |  |
| VSEL      | 33                                   | I                    | Program the initial start-up and or reference voltage without feedback resistor dividers (from 0.6 V to 1.2 V in 50-mV increments).                           |  |  |

## **Pin Functions**

(1) I = input, O = output, G = GND

3



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                      |                                  |         | MIN  | MAX | UNIT |
|----------------------|----------------------------------|---------|------|-----|------|
|                      | PVIN                             |         | -0.3 | 25  |      |
|                      | VDD                              |         | -0.3 | 25  |      |
|                      | BOOT                             |         | -0.3 | 34  |      |
|                      |                                  | DC      | -0.3 | 7.7 |      |
|                      | BOOT to SW                       | < 10 ns | -0.3 | 9.0 |      |
| la nutura lta na     | NU                               |         | -0.3 | 6   | V    |
| Input voltage        | EN_UVLO, VOSNS, MODE, FSEL, ILIM |         | -0.3 | 7.7 | V    |
|                      | RSP, REFIN_TRK, VSEL             |         | -0.3 | 3.6 |      |
|                      | RSN                              |         | -0.3 | 0.3 |      |
|                      | PGND, AGND, DRO                  | iND     | -0.3 | 0.3 |      |
|                      | 0144                             | DC      | -0.3 | 25  |      |
|                      | SW                               | < 10 ns | -5   | 27  |      |
| Output voltage       | PGOOD, BP                        |         | -0.3 | 7.7 | V    |
| Junction temperature | e, T <sub>J</sub>                |         | -55  | 150 | °C   |
| Storage temperature  | e, T <sub>stg</sub>              |         | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal unless otherwise noted.

## 6.2 ESD Ratings

|        |               |                                                                                | VALUE | UNIT |
|--------|---------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V(ESD) | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                  |         | MIN  | MAX  | UNIT |
|---------------------|----------------------------------|---------|------|------|------|
|                     | PVIN                             |         | 1.5  | 16   |      |
|                     | VDD                              |         | 4.5  | 22   |      |
|                     | BOOT                             |         | -0.1 | 24.5 |      |
|                     |                                  | DC      | -0.1 | 6.5  |      |
|                     | BOOT to SW                       | < 10 ns | -0.1 | 7    |      |
| land to alter the   | NU                               |         | -0.1 | 5.5  | V    |
| Input voltage       | EN_UVLO, VOSNS, MODE, FSEL, ILIM |         | -0.1 | 5.5  | v    |
|                     | RSP, REFIN_TRK, VSEL             |         | -0.1 | 3.3  |      |
|                     | RSN                              |         | -0.1 | 0.1  |      |
|                     | PGND, AGND, DRO                  | GND     | -0.1 | 0.1  |      |
|                     | 0.44                             | DC      | -0.1 | 18   | 1    |
|                     | SW                               | < 10 ns | -5   | 27   |      |
| Output voltage      | PGOOD, BP                        |         | -0.1 | 7    | V    |
| Junction temperatur | e, T <sub>J</sub>                |         | -40  | 125  | °C   |

## 6.4 Thermal Information

|                       |                                              | TPS548D21       |      |
|-----------------------|----------------------------------------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RVF (LQFN-CLIP) | UNIT |
|                       |                                              | (40 PINS)       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 28.5            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 18.3            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 3.6             | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.96            | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 3.6             | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.6             | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over operating free-air temperature range,  $V_{VDD}$  = 12 V,  $V_{EN_{UVLO}}$  = 5 V (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITION                                                                            | MIN   | TYP   | MAX  | UNIT   |
|----------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------|-------|-------|------|--------|
| MOSFET ON-R                | ESISTANCE (R <sub>DS(on)</sub> )                    |                                                                                           |       |       |      |        |
| D                          | High-side FET                                       | $(V_{BOOT} - V_{SW}) = 5 V, I_D = 25 A, T_J = 25^{\circ}C$                                |       | 2.9   |      | mΩ     |
| R <sub>DS(on)</sub>        | Low-side FET                                        | $V_{VDD} = 5 \text{ V}, \text{ I}_{D} = 25 \text{ A}, \text{ T}_{J} = 25^{\circ}\text{C}$ |       | 1.2   |      | mΩ     |
| INPUT SUPPLY               | AND CURRENT                                         |                                                                                           |       |       |      |        |
| V <sub>VDD</sub>           | VDD supply voltage                                  | Nominal VDD voltage range                                                                 | 4.5   |       | 22   | V      |
| I <sub>VDD</sub>           | VDD bias current                                    | No load, power conversion enabled (no switching), $T_{\rm A}=25^{\circ}{\rm C},$          |       | 2     |      | mA     |
| IVDDSTBY                   | VDD standby current                                 | No load, power conversion disabled, $T_A = 25^{\circ}C$                                   |       | 700   |      | μA     |
| UNDERVOLTA                 | GE LOCKOUT                                          | ·                                                                                         |       |       |      |        |
| V <sub>VDD_UVLO</sub>      | VDD UVLO rising threshold                           |                                                                                           | 4.23  | 4.25  | 4.34 | V      |
| V <sub>VDD</sub> UVLO(HYS) | VDD UVLO hysteresis                                 |                                                                                           |       | 0.2   |      | V      |
| V <sub>EN_ON_TH</sub>      | EN_UVLO on threshold                                |                                                                                           | 1.45  | 1.6   | 1.75 | V      |
| V <sub>EN HYS</sub>        | EN_UVLO hysteresis                                  |                                                                                           | 270   | 300   | 340  | mV     |
| I <sub>EN_LKG</sub>        | EN_UVLO input leakage current                       | V <sub>EN_UVLO</sub> = 5 V                                                                | -1    | 0     | 1    | μA     |
| INTERNAL REF               | ERENCE VOLTAGE AND EXT                              | ERNAL REFIN TRACKING RANGE                                                                |       |       |      |        |
| VINTREF                    | Internal REF voltage                                |                                                                                           |       | 900.4 |      | mV     |
| VINTREFTOL                 | Internal REF voltage tolerance                      | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$                                                 | -0.5% |       | 0.5% |        |
| VINTREF                    | Internal REF voltage range                          |                                                                                           | 0.6   |       | 1.2  | V      |
| V <sub>TRKIN</sub> CM      | External REFIN voltage range                        |                                                                                           | 0     |       | 1.25 | V      |
| V <sub>TRKIN_MAG</sub>     | External REFIN margin range                         |                                                                                           | 0.5   |       | 1.25 | V      |
| V <sub>SEQIN CM</sub>      | REFIN_TRK voltage range                             |                                                                                           | 0     |       | 3.3  | V      |
| OUTPUT VOLT                | AGE                                                 | II                                                                                        |       |       |      |        |
| V <sub>IOS_LPCMP</sub>     | Loop comparator input offset voltage <sup>(1)</sup> |                                                                                           | -2.5  |       | 2.5  | mV     |
| I <sub>RSP</sub>           | RSP input current                                   | V <sub>RSP</sub> = 600 mV                                                                 | -1    |       | 1    | μA     |
| I <sub>VO(dis)</sub>       | VO discharge current                                | V <sub>VO</sub> = 0.5 V, power conversion disabled                                        | 8     | 12    |      | mA     |
|                            | REMOTE SENSE AMPLIFIER                              | ·                                                                                         |       |       |      |        |
| f <sub>UGBW</sub>          | Unity gain bandwidth <sup>(1)</sup>                 |                                                                                           | 5     | 7     |      | MHz    |
| A <sub>0</sub>             | Open loop gain <sup>(1)</sup>                       |                                                                                           | 75    |       |      | dB     |
| SR                         | Slew rate <sup>(1)</sup>                            |                                                                                           |       | ±4.7  |      | V/µsec |
| V <sub>IRNG</sub>          | Input range <sup>(1)</sup>                          |                                                                                           | -0.2  |       | 1.8  | V      |
| V <sub>OFFSET</sub>        | Input offset voltage <sup>(1)</sup>                 |                                                                                           | -3.5  |       | 3.5  | mV     |
|                            | DT STRAP SWITCH                                     | I                                                                                         |       |       |      |        |
| V <sub>F</sub>             | Forward voltage                                     | $V_{BP-BOOT}$ , $I_F = 10$ mA, $T_A = 25^{\circ}C$                                        |       | 0.1   | 0.2  | V      |
| IBOOT                      | VBST leakage current                                | V <sub>BOOT</sub> = 30 V, V <sub>SW</sub> = 25 V, T <sub>A</sub> = 25°C                   |       | 0.01  | 1.5  | μA     |

(1) Specified by design. Not production tested.

Copyright © 2016–2017, Texas Instruments Incorporated

STRUMENTS www.ti.com

**EXAS** 

## **Electrical Characteristics (continued)**

over operating free-air temperature range,  $V_{VDD}$  = 12 V,  $V_{EN UVLO}$  = 5 V (unless otherwise noted)

|                       | PARAMETER                             | TES                                           | T CONDITION                      | MIN    | ТҮР             | MAX  | UNIT |
|-----------------------|---------------------------------------|-----------------------------------------------|----------------------------------|--------|-----------------|------|------|
| SWITCHING             | FREQUENCY                             |                                               |                                  |        |                 |      |      |
|                       |                                       |                                               |                                  | 380    | 425             | 475  |      |
|                       | $\mathcal{M}$ = $\mathcal{M}$         |                                               | ( T 05%)                         | 585    | 650             | 740  |      |
| sw                    | VO switching frequency <sup>(2)</sup> | V <sub>IN</sub> = 12 V, V <sub>VO</sub> = 1 V | $T_{A} = 25^{\circ}C$            | 790    | 875             | 995  | kHz  |
|                       |                                       |                                               |                                  | 950    | 1050            | 1250 |      |
| ON(min)               | Minimum on time <sup>(1)</sup>        |                                               |                                  |        | 60              |      | ns   |
| t <sub>OFF(min)</sub> | Minimum off time <sup>(1)</sup>       | DRVH falling to rising                        | l                                |        |                 | 300  | ns   |
| NODE, VSEL            | , FSEL DETECTION                      |                                               |                                  |        |                 |      |      |
|                       |                                       |                                               | Open                             |        | V <sub>BP</sub> |      |      |
|                       |                                       |                                               | $R_{LOW} = 187 \ k\Omega$        |        | 1.9091          |      |      |
|                       |                                       |                                               | $R_{LOW} = 165 \text{ k}\Omega$  |        | 1.8243          |      |      |
|                       |                                       |                                               | $R_{LOW} = 147 \ k\Omega$        |        | 1.7438          |      |      |
|                       |                                       |                                               | $R_{LOW} = 133 \ k\Omega$        |        | 1.6725          |      |      |
|                       |                                       |                                               | $R_{LOW} = 121 \ k\Omega$        |        | 1.6042          |      |      |
|                       |                                       |                                               | $R_{LOW} = 110 \ k\Omega$        |        | 1.5348          |      |      |
|                       |                                       |                                               | $R_{LOW} = 100 \ k\Omega$        |        | 1.465           |      |      |
|                       |                                       |                                               | R <sub>LOW</sub> = 90.9 kΩ       |        | 1.3952          |      |      |
|                       |                                       |                                               | $R_{LOW} = 82.5 \ k\Omega$       |        | 1.3245          |      |      |
|                       |                                       | $R_{LOW} = 75 \ k\Omega$                      |                                  | 1.2557 |                 |      |      |
|                       |                                       | $R_{LOW} = 68.1 \ k\Omega$                    |                                  | 1.187  |                 |      |      |
|                       |                                       |                                               | $R_{LOW} = 60.4 \ k\Omega$       |        | 1.1033          |      |      |
|                       |                                       |                                               | $R_{LOW} = 53.6 \ k\Omega$       |        | 1.0224          |      |      |
|                       |                                       |                                               | $R_{LOW} = 47.5 \text{ k}\Omega$ |        | 0.9436          |      |      |
| ,                     | MODE, VSEL, and FSEL                  | V <sub>BP</sub> = 2.93 V,                     | $R_{LOW} = 42.2 \text{ k}\Omega$ |        | 0.8695          |      | V    |
| DETECT_TH             | detection voltage                     | $R_{HIGH} = 100 \text{ k}\Omega$              | $R_{LOW} = 37.4 \text{ k}\Omega$ |        | 0.7975          |      | V    |
|                       |                                       |                                               | $R_{LOW} = 33.2 \text{ k}\Omega$ |        | 0.7303          |      |      |
|                       |                                       |                                               | $R_{LOW} = 29.4 \ k\Omega$       |        | 0.6657          |      |      |
|                       |                                       |                                               | $R_{LOW} = 25.5 \text{ k}\Omega$ |        | 0.5953          |      |      |
|                       |                                       |                                               | $R_{LO}W = 22.1 \ k\Omega$       |        | 0.5303          |      |      |
|                       |                                       |                                               | $R_{LOW} = 19.1 \ k\Omega$       |        | 0.4699          |      |      |
|                       |                                       |                                               | $R_{LOW}$ = 16.5 k $\Omega$      |        | 0.415           |      |      |
|                       |                                       |                                               | $R_{LOW}$ = 14.3 k $\Omega$      |        | 0.3666          |      |      |
|                       |                                       |                                               | $R_{LOW} = 12.1 \ k\Omega$       |        | 0.3163          |      |      |
|                       |                                       |                                               | $R_{LOW} = 10 \ k\Omega$         |        | 0.2664          |      |      |
|                       |                                       |                                               | $R_{LOW} = 7.87 \ k\Omega$       |        | 0.2138          |      |      |
|                       |                                       |                                               | $R_{LOW} = 6.19 \ k\Omega$       |        | 0.1708          |      |      |
|                       |                                       |                                               | $R_{LOW} = 4.64 \text{ k}\Omega$ |        | 0.1299          |      |      |
|                       |                                       |                                               | $R_{LOW} = 3.16 \text{ k}\Omega$ |        | 0.0898          |      |      |
|                       |                                       |                                               | $R_{LOW} = 1.78 \ k\Omega$       |        | 0.0512          |      |      |
|                       |                                       |                                               | $R_{LOW} = 0 \Omega$             |        | GND             | ]    |      |

(2) Correlated with close loop EVM measurement at load current of 30 A.



## **Electrical Characteristics (continued)**

over operating free-air temperature range, V<sub>VDD</sub> = 12 V, V<sub>EN UVLO</sub> = 5 V (unless otherwise noted)

| SOFT STAR            |                                                       |                                                                    |                                        |     |                     |     |                         |
|----------------------|-------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------|-----|---------------------|-----|-------------------------|
|                      | T                                                     |                                                                    |                                        |     |                     |     |                         |
|                      |                                                       |                                                                    | $R_{MODE\_LOW} = 60.4 \text{ k}\Omega$ | 7   | 8 <sup>(3)</sup>    | 10  |                         |
|                      | 0.4                                                   | V <sub>OUT</sub> rising from 0 V to 95% of final set point,        | $R_{MODE\_LOW} = 53.6 \text{ k}\Omega$ | 3.6 | 4 <sup>(4)</sup>    | 5.2 |                         |
| t <sub>SS</sub>      | Soft-start time                                       | 95% of final set point,<br>$R_{MODE_{HIGH}} = 100 \text{ k}\Omega$ | $R_{MODE\_LOW} = 47.5 \text{ k}\Omega$ | 1.6 | 2                   | 2.8 | ms                      |
|                      |                                                       |                                                                    | $R_{MODE\_LOW} = 42.2 \text{ k}\Omega$ | 0.8 | 1                   | 1.6 |                         |
| POWER-ON             | DELAY                                                 |                                                                    | L L                                    |     |                     |     |                         |
| t <sub>PODLY</sub>   | Power-on delay time                                   |                                                                    |                                        |     | 256                 |     | μs                      |
| PGOOD CO             | MPARATOR                                              |                                                                    |                                        |     |                     |     |                         |
|                      |                                                       | RCOOD in from higher                                               |                                        | 105 | 108                 | 111 | $%V_{REF}$              |
|                      |                                                       | PGOOD in from higher                                               |                                        |     | 108                 | 111 | %V <sub>REFIN_TRK</sub> |
|                      |                                                       | PGOOD in from lower                                                |                                        | 89  | 92                  | 95  | %V <sub>REF</sub>       |
| V                    | PGOOD threshold                                       |                                                                    |                                        | 89  | 92                  | 95  | %V <sub>REFIN_TRK</sub> |
| V <sub>PGTH</sub>    | FGOOD Intestidia                                      | RCOOD out to higher                                                | to higher                              |     | 120                 |     | $%V_{REF}$              |
|                      |                                                       | PGOOD out to higher                                                |                                        |     | 120                 |     | %V <sub>REFIN_TRK</sub> |
|                      |                                                       | PGOOD out to lower                                                 |                                        |     | 68                  |     | $%V_{REF}$              |
|                      |                                                       | FGOOD out to lower                                                 |                                        |     | 68                  |     | %V <sub>REFIN_TRK</sub> |
| I <sub>PG</sub>      | PGOOD sink current                                    | $V_{PGOOD} = 0.5 V$                                                |                                        |     | 6.9                 |     | mA                      |
| I <sub>PGLK</sub>    | PGOOD leakage current                                 | $V_{PGOOD} = 5 V$                                                  |                                        | -1  | 0                   | 1   | μΑ                      |
| t                    | PGOOD delay time                                      | Delay for PGOOD going                                              | in                                     |     | 8.192               |     | ms                      |
| t <sub>PGDLY</sub>   |                                                       | Delay for PGOOD coming                                             | g out                                  |     |                     | 2   | μs                      |
| CURRENT D            | ETECTION                                              | T                                                                  |                                        |     |                     |     |                         |
| V <sub>ILM</sub>     | V <sub>ILIM</sub> voltage range                       | On-resistance (R <sub>DS(on)</sub> ) se                            | ensing                                 | 0.1 |                     | 1.2 | V                       |
|                      |                                                       | $R_{LIM}$ = 130 k $\Omega$                                         |                                        |     | 40                  |     | А                       |
|                      |                                                       | OC tolerance                                                       |                                        |     | ±10% <sup>(5)</sup> |     |                         |
| I                    | Valley current limit threshold                        | R <sub>LIM</sub> = 97.6 kΩ                                         |                                        |     | 30                  |     | А                       |
| I <sub>OCL_VA</sub>  |                                                       | OC tolerance                                                       |                                        |     | ±15% <sup>(5)</sup> |     |                         |
|                      |                                                       | $R_{LIM} = 64.9 \text{ k}\Omega$                                   |                                        |     | 20                  |     | А                       |
|                      |                                                       | OC tolerance                                                       |                                        |     | ±20%                |     |                         |
| I                    | Negative valley current limit                         | R <sub>LIM</sub> = 130 kΩ                                          |                                        | -40 |                     | А   |                         |
| locL_VA_N threshold  |                                                       | R <sub>LIM</sub> = 97.6 kΩ                                         |                                        | -30 |                     |     | А                       |
|                      |                                                       | $R_{LIM} = 64.9 \text{ k}\Omega$                                   |                                        |     | -20                 |     |                         |
| I <sub>CLMP_LO</sub> | Clamp current at V <sub>LIM</sub> clamp at lowest     | $V_{ILIM_{CLMP}} = 0.1 \text{ V},  \text{T}_{\text{A}} = 2$        | 25°C                                   |     | 6.25                |     | А                       |
| I <sub>CLMP_HI</sub> | Clamp current at V <sub>LIM</sub> clamp<br>at highest | $V_{ILIM_{CLMP}} = 1.2 \text{ V}, \text{ T}_{A} = 2$               | 25°C                                   |     | 75                  |     | A                       |
| V <sub>ZC</sub>      | Zero cross detection offset                           |                                                                    |                                        |     | 0                   |     | mV                      |

(3) In order to use the 8-ms SS setting, follow the steps outlined in Application Workaround to Support 4-ms and 8-ms SS Settings.

(4) (5) In order to use the 4-ms SS setting, follow the steps outlined in *Application Workaround to Support 4-ms and 8-ms SS Settings*. Calculated from 20-A test data. Not production tested.

**ÈXAS** 

www.ti.com

## **Electrical Characteristics (continued)**

over operating free-air temperature range,  $V_{VDD}$  = 12 V,  $V_{EN_{-}UVLO}$  = 5 V (unless otherwise noted)

|                         | PARAMETER                       | TEST CONDITION                                                               | MIN  | TYP  | MAX  | UNIT                   |
|-------------------------|---------------------------------|------------------------------------------------------------------------------|------|------|------|------------------------|
| PROTECTION              | NS AND OOB                      |                                                                              | ·    |      |      |                        |
| M                       |                                 | Wake-up                                                                      |      | 3.32 |      | V                      |
| V <sub>BPUVLO</sub>     | BP UVLO threshold voltage       | Shutdown                                                                     |      | 3.11 |      |                        |
| M                       | OVP threshold voltage           | OVP detect voltage                                                           | 117% | 120% | 123% | V <sub>REF</sub>       |
| V <sub>OVP</sub>        | OVP Infestioid voltage          | OVP delect voltage                                                           | 117% | 120% | 123% | V <sub>REFIN_TRK</sub> |
| V <sub>OV_MAX_DEF</sub> | Default OVMAX threshold voltage | Default OV_MAX detect threshold voltage                                      |      | 1.50 |      | V                      |
| tOVPDLY                 | OVP response time               | 100-mV over drive                                                            |      |      | 1    | μs                     |
| M                       |                                 |                                                                              | 65%  | 68%  | 71%  | V <sub>REF</sub>       |
| V <sub>UVP</sub>        | UVP threshold voltage           | UVP detect voltage                                                           | 65%  | 68%  | 71%  | V <sub>REFIN_TRK</sub> |
| t <sub>UVPDLY</sub>     | UVP delay filter delay time     |                                                                              |      | 1    |      | ms                     |
|                         |                                 |                                                                              |      | 8%   |      | $V_{REF}$              |
| VOOB                    | OOB OOB threshold voltage       |                                                                              |      | 8%   |      | V <sub>REFIN_TRK</sub> |
|                         |                                 | t <sub>SS</sub> = 1 ms                                                       |      | 16   |      | ms                     |
|                         | Llicous blooking time           | t <sub>SS</sub> = 2 ms                                                       |      | 24   |      | ms                     |
| t <sub>HICDLY</sub>     | Hiccup blanking time            | $t_{SS} = 4 ms$                                                              |      | 38   |      | ms                     |
|                         |                                 | t <sub>SS</sub> = 8 ms                                                       |      | 67   |      | ms                     |
| BP VOLTAGE              |                                 |                                                                              |      |      |      |                        |
| V <sub>BP</sub>         | BP LDO output voltage           | $V_{IN} = 12 \text{ V}, 0 \text{ A} \le I_{LOAD} \le 10 \text{ mA},$         |      | 5.07 |      | V                      |
| V <sub>BPDO</sub>       | BP LDO dropout voltage          | $V_{IN} = 4.5 \text{ V}, I_{LOAD} = 30 \text{ mA}, T_A = 25^{\circ}\text{C}$ |      |      | 365  | mV                     |
| I <sub>BPMAX</sub>      | BP LDO overcurrent limit        | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25°C                                |      | 100  |      | mA                     |
| THERMAL SH              | HUTDOWN                         |                                                                              |      |      |      |                        |
| <b>-</b>                | Built-In thermal shutdown       | Shutdown temperature                                                         | 155  | 165  |      | •                      |
| T <sub>SDN</sub>        | threshold <sup>(1)</sup>        | Hysteresis                                                                   |      |      | 30   | °C                     |



## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

## 7.1 Overview

TPS548D21 device is a high-efficiency, single channel, FET-integrated, synchronous buck converter. It is suitable for point-of-load applications with 40 A or lower output current in storage, telecom, and similar digital applications. The device features proprietary D-CAP3 mode control combined with adaptive on-time architecture. This combination is ideal for building modern high/low duty ratio, ultra-fast load step response DC-DC converters.

TPS548D21 device has integrated MOSFETs rated at 40-A TDC.

The converter input voltage range is from 1.5 V up to 16 V, and the VDD input voltage range is from 4.5 V to 22 V. The output voltage ranges from 0.6 V to 5.5 V.

Stable operation with all ceramic output capacitors is supported, since the D-CAP3 mode uses emulated current information to control the modulation. An advantage of this control scheme is that it does not require phase compensation network outside which makes it easy to use and also enables low external component count. Adaptive on-time control tracks the preset switching frequency over a wide range of input and output voltage while increasing switching frequency as needed during load step transient.

The default preset switching frequency for this device is 650 kHz. Switching frequency is also programmable from 4 preset values via resistor setting by FSEL pin.



## 7.2 Functional Block Diagram

Copyright © 2016, Texas Instruments Incorporated



## 7.3 Feature Description

## 7.3.1 40-A FET

The TPS548D21 device is a high-performance, integrated FET converter supporting current rating up to 40 A thermally. It integrates two N-channel NexFET<sup>™</sup> power MOSFETs, enabling high power density and small PCB layout area. The drain-to-source breakdown voltage for these FETs is 25 V DC and 27 V transient for 10 ns. Avalanche breakdown occurs if the absolute maximum voltage rating exceeds 27 V. In order to limit the switch node ringing of the device, it is recommended to add a R-C snubber from the SW node to the PGND pins. Refer to the *Layout Guidelines* section for the detailed recommendations.

## 7.3.2 On-Resistance

The typical on-resistance ( $R_{DS(on)}$ ) for the high-side MOSFET is 2.9 m $\Omega$  and typical on-resistance for the low-side MOSFET is 1.2 m $\Omega$  with a nominal gate voltage ( $V_{GS}$ ) of 5 V.

## 7.3.3 Package Size, Efficiency and Thermal Performance

The TPS548D21 device is available in a 7 mm × 5 mm, LQFN-CLIP package with 40 power and I/O pins. It employs TI proprietary MCM packaging technology with thermal pad. With a properly designed system layout, applications achieve optimized safe operating area (SOA) performance. The curves shown in Figure 11 and Figure 12 are based on the orderable evaluation module design. (See SLUUBG3 to order the EVM)



## 7.3.4 Soft-Start Operation

In the TPS548D21 device the soft-start time controls the inrush current required to charge the output capacitor bank during startup. The device offers selectable soft-start options of 1 ms, 2 ms, 4 ms and 8 ms. When the device is enabled (either by EN or VDD UVLO), the reference voltage ramps from 0 V to the final level defined by VSEL pin strap configuration, in a given soft-start time. The TPS548D21 device supports several soft-start times between 1msec and 8msec selected by MODE pin configuration. Refer to MODE definition table for details.

## 7.3.5 V<sub>DD</sub> Supply Undervoltage Lockout (UVLO) Protection

The TPS548D21 device provides fixed VDD undervoltage lockout threshold and hysteresis. The typical VDD turn-on threshold is 4.25 V and hysteresis is 0.2 V. The VDD UVLO can be used in conjunction with the EN\_UVLO signal to provide proper power sequence to the converter design. UVLO is a non-latched protection.

## 7.3.6 EN\_UVLO Pin Functionality

The EN\_UVLO pin drives an input buffer with accurate threshold and can be used to program the exact required turn-on and turn-off thresholds for switcher enable, VDD UVLO or VIN UVLO (if VIN and VDD are tied together). If desired, an external resistor divider can be used to set and program the turn-on threshold for VDD or VIN UVLO.



## Feature Description (continued)

Figure 13 shows how to program the input voltage UVLO using the EN\_UVLO pin.



Figure 13. Programming the UVLO Voltage

### 7.3.7 Fault Protections

This section describes positive and negative overcurrent limits, overvoltage protections, undervoltage protections and over temperature protections.

## 7.3.7.1 Current Limit (ILIM) Functionality



Figure 14. Current Limit Resistance vs OCP Valley Overcurrent Limit

The ILIM pin sets the OCP level. Connect the ILIM pin to GND through the voltage setting resistor,  $R_{ILIM}$ . In order to provide both good accuracy and cost effective solution, TPS548D21 device supports temperature compensated internal MOSFET  $R_{DS(on)}$  sensing.

Also, the TPS548D21 device performs both positive and negative inductor current limiting with the same magnitudes. The positive current limit normally protects the inductor from saturation that causes damage to the high-side FET and low-side FET. The negative current limit protects the low-side FET during OVP discharge.



## **Feature Description (continued)**

The voltage between GND pin and SW pin during the OFF time monitors the inductor current. The current limit has 3000 ppm/°C temperature slope to compensate the temperature dependency of the on-resistance ( $R_{DS(on)}$ ). The GND pin is used as the positive current sensing node.

TPS548D21 device uses cycle-by-cycle over-current limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the OFF state during the period that the inductor current is larger than the overcurrent ILIM level.  $V_{ILIM}$  sets the valley level of the inductor current.

## 7.3.7.2 VDD Undervoltage Lockout (UVLO)

The TPS548D21 device has an UVLO protection function for the VDD supply input. The on-threshold voltage is 4.25 V with 200 mV of hysteresis. During a UVLO condition, the device is disabled regardless of the EN\_UVLO pin voltage. The supply voltage ( $V_{VDD}$ ) must be above the on-threshold to begin the pin strap detection.

## 7.3.7.3 Overvoltage Protection (OVP) and Undervoltage Protection (UVP)

The device monitors a feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes lower than 68% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, the device latches OFF both high-side and low-side MOSFETs drivers. The UVP function enables after soft-start is complete.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and turns on the low-side MOSFET until reaching a negative current limit. Upon reaching the negative current limit, the low-side FET is turned off and the high-side FET is turned on again for a minimum on-time. The TPS548D21 device operates in this cycle until the output voltage is pulled down under the UVP threshold voltage for 1 ms. After the 1-ms UVP delay time, the high-side FET is latched off and low-side FET is latched on. The fault is cleared with a reset of VDD or by retoggling the EN pin.

During the AVSO operation with the MODE[3] = '1' and MODE[2] = 2 = "don't care", the device is programmed to regulate to the externally applied reference voltage source and use the internal soft-start ramp. The above descriptions of the OVP and UVP functionality apply based on the external applied reference voltage. With the MODE[3] = '0' and MODE[2] = '1', the device is programmed to regulate to the internal reference voltage and use the externally applied soft-start ramp voltage. The above descriptions of the OVP and UVP functionality apply based on the internal reference voltage and use the externally applied soft-start ramp voltage. The above descriptions of the OVP and UVP functionality apply based on the internal reference voltage."

| REFERENCE<br>VOLTAGE<br>(V <sub>REF</sub> ) | SOFT-START<br>RAMP | STARTUP OVP<br>THRESHOLD                 | OPERATING<br>OVP<br>THRESHOLD        | OVP DELAY<br>100 mV OD<br>(µs) | OVP RESET           |
|---------------------------------------------|--------------------|------------------------------------------|--------------------------------------|--------------------------------|---------------------|
| Internal                                    | Internal           | 1.2 × Internal<br>V <sub>REF</sub>       | 1.2 × Internal<br>V <sub>REF</sub>   | 1                              | UVP                 |
| Internal                                    | External           | 1.2 × Internal<br>V <sub>REF</sub>       | 1.2 × Internal<br>V <sub>REF</sub>   | 1                              | UVP and<br>VSEL <0> |
| External                                    | Internal           | Fixed 1.5 V<br>during initial<br>startup | 1.2 × Final<br>external<br>reference | 1                              | UVP and<br>VSEL <0> |

## Table 1. Overvoltage Protection Details



### 7.3.7.4 Overtemperature Protection

TPS548D21 device has overtemperature protection (OTP) by monitoring the die temperature. If the temperature exceeds the threshold value (default value 165°C), TPS548D21 device is shut off. When the temperature falls about 25°C below the threshold value, the device turns on again. The OTP is a non-latch protection.

## 7.4 Device Functional Modes

## 7.4.1 DCAP3 Control Topology

The TPS548D21 employs an artificial ramp generator that stabilizes the loop. The ramp amplitude is automatically adjusted as a function of selected switching frequency ( $f_{SW}$ ) The ramp amplitude is a function of duty cycle ( $V_{OUT}$ -to- $V_{IN}$  ratio). Consequently, two additional pin-strap bits (FSEL[2:1]) are provided for fine tuning the internal ramp amplitude. The device uses an improved DCAP3 control loop architecture that incorporates a steady-state error integrator. The slow integrator improves the output voltage DC accuracy greatly and presents minimal impact to small signal transient response. To further enhance the small signal stability of the control loop, the device uses a modified ramp generator that supports a wider range of output LC stage.

## 7.4.2 DCAP Control Topology

For advanced users of this device, the internal DCAP3 ramp can be disabled using the MODE[4] pin strap bit. This situation requires an external RCC network to ensure control loop stability. Place this RCC network across the output inductor. Use a range between 10 mV and 15 mV of injected RSP pin ripple. If no feedback resistor divider network is used, insert a  $10-k\Omega$  resistor between the VOUT pin and the RSP pin.

## 7.5 Programming

## 7.5.1 AVSO

See Progammable Analog Configurations

## 7.5.2 Programmable Pin-Strap Settings

FSEL, VSEL and MODE. Description: a 1% or better 100-k $\Omega$  resistor is needed from BP to each of the three pins. The bottom resistor from each pin to ground (see Table 2) in conjunction with the top resistor defines each pin strap selection. The pin detection checks for external resistor divider ratio during initial power up (VDD is brought down below approximately 3 V) when BP LDO output is at approximately 2.9 V.

## 7.5.2.1 Frequency Selection (FSEL) Pin

The TPS548D21 device allows users to select the switching frequency, light load and internal ramp amplitude by using FSEL pin. Table 2 lists the divider resistor values for the selection. The 1% tolerance resistors with typical temperature coefficient of ±100ppm/°C are recommended. Higher performance resistors can be used if tighter noise margin is required for more reliable frequency selection detection.

FSEL pin strap configuration programs the switching frequency, internal ramp compensation and light load conduction mode.



## **Programming (continued)**

| FSEL[4]     | FSEL[3] | FSEL[2]   | FSEL[1]  | FSEL[0] | - R <sub>FSEL</sub> (kΩ) <sup>(1)</sup> |  |  |  |  |  |
|-------------|---------|-----------|----------|---------|-----------------------------------------|--|--|--|--|--|
| FSEL        | .[1:0]  | RCSP_F    | SEL[1:0] | СМ      | RFSEL (KS2) V                           |  |  |  |  |  |
|             |         | 11: F     | 2 × 3    | 1: FCCM | Open                                    |  |  |  |  |  |
| 44.4.0      |         | 10: F     | R × 2    | 1: FCCM | 165                                     |  |  |  |  |  |
| 11: 1.0     | 5 MHZ   | 01: F     |          | 1: FCCM | 133                                     |  |  |  |  |  |
|             |         | 00:       | R/2      | 1: FCCM | 110                                     |  |  |  |  |  |
|             |         | 11: F     | R × 3    | 1: FCCM | 90.9                                    |  |  |  |  |  |
| 40.07       |         | 10: F     | 8 × 2    | 1: FCCM | 75                                      |  |  |  |  |  |
| 10: 875 kHz |         | 01: F     |          | 1: FCCM | 60.4                                    |  |  |  |  |  |
|             |         | 00:       | R/2      | 1: FCCM | 47.5                                    |  |  |  |  |  |
|             |         | 11: F     | 8 × 3    | 1: FCCM | 37.4                                    |  |  |  |  |  |
| 04.05       |         | 10: R × 2 |          | 1: FCCM | 29.4                                    |  |  |  |  |  |
| 01: 65      | UKHZ    | 01: F     | t × 1    | 1: FCCM | 22.1                                    |  |  |  |  |  |
|             |         | 00:       | R/2      | 1: FCCM | 16.5                                    |  |  |  |  |  |
|             |         | 11: F     | 8 × 3    | 1: FCCM | 12.1                                    |  |  |  |  |  |
| 00- 40      |         | 10: F     | 8 × 2    | 1: FCCM | 7.87                                    |  |  |  |  |  |
| 00: 42      | 5 KHZ   | 01: F     | t × 1    | 1: FCCM | 4.64                                    |  |  |  |  |  |
|             |         | 00:       | R/2      | 1: FCCM | 1.78                                    |  |  |  |  |  |

**Table 2. FSEL Pin Strap Configurations** 

(1) 1% or better and connect to ground

## 7.5.2.2 VSEL Pin

VSEL pin strap configuration is used to program initial boot voltage value, hiccup mode and latch off mode. The initial boot voltage is used to program the main loop voltage reference point. VSEL voltage settings provide TI designated discrete internal reference voltages. Table 3 lists internal reference voltage selections.

| VSEL[4] | VSEL[3] | VSEL[2]      | VSEL[1] | VSEL[0]      | $R_{VSEL}$ (k $\Omega$ ) <sup>(1)</sup> |
|---------|---------|--------------|---------|--------------|-----------------------------------------|
|         | 1111.   | 0.975 V      |         | 1: Latch-Off | Open                                    |
|         | 1111.1  | 0.975 V      |         | 0: Hiccup    | 187                                     |
|         | 1110. 1 | 1002 \/      |         | 1: Latch-Off | 165                                     |
|         | 1110: 1 | .1992 V      |         | 0: Hiccup    | 147                                     |
|         | 1101-1  | 1: Latch-Off | 133     |              |                                         |
|         | 1101.1  | .1504 V      |         | 0: Hiccup    | 121                                     |
|         | 1100: 1 | 1: Latch-Off | 110     |              |                                         |
|         | 1100. 1 | 0: Hiccup    | 100     |              |                                         |
|         | 1011.1  | .0508 V      |         | 1: Latch-Off | 90.9                                    |
|         | 1011.1  | .0506 V      |         | 0: Hiccup    | 82.5                                    |
|         | 1010.1  | 0000 \/      |         | 1: Latch-Off | 75                                      |
|         | 1010. 1 | .0000 V      |         | 0: Hiccup    | 68.1                                    |
|         | 1001.0  | ).9492 V     |         | 1: Latch-Off | 60.4                                    |
|         | 1001.0  | J.9492 V     |         | 0: Hiccup    | 53.6                                    |
|         | 1000.0  | ).9023 V     |         | 1: Latch-Off | 47.5                                    |
|         | 1000. 0 | 1.9023 V     |         | 0: Hiccup    | 42.2                                    |
|         | 0111.0  | ).9004 V     |         | 1: Latch-Off | 37.4                                    |
|         | 0111.0  | J.9004 V     |         | 0: Hiccup    | 33.2                                    |
|         | 0110.0  | N 8406 \/    |         | 1: Latch-Off | 29.4                                    |
|         | 0110.0  | ).8496 V     |         | 0: Hiccup    | 25.5                                    |
|         | 0101.0  | ).8008 V     |         | 1: Latch-Off | 22.1                                    |
|         | 0101.0  | 1.6006 V     |         | 0: Hiccup    | 19.1                                    |
|         | 0100.0  | ).7500 V     |         | 1: Latch-Off | 16.5                                    |
|         | 0100.0  | 0.7500 V     |         | 0: Hiccup    | 14.3                                    |
|         | 0011.0  | 0002 \/      |         | 1: Latch-Off | 12.1                                    |
|         | 0011.0  | 0.6992 V     |         | 0: Hiccup    | 10                                      |
|         | 0010.0  | ).6504 V     |         | 1: Latch-Off | 7.87                                    |
|         | 0010:0  | 0.0004 V     |         | 0: Hiccup    | 6.19                                    |
|         | 0004.0  | ).5996 V     |         | 1: Latch-Off | 4.64                                    |
|         | 0001:0  | 1.3990 V     |         | 0: Hiccup    | 3.16                                    |
|         | 0000    | 0.075.1/     |         | 1: Latch-Off | 1.78                                    |
|         | 0000:   | 0.975 V      | -       | 0: Hiccup    | 0                                       |

 Table 3. Internal Reference Voltage Selections

(1) 1% or better and connect to ground

## 7.5.2.3 DCAP3 Control and Mode Selection

The MODE pinstrap configuration programs the control topology REFIN\_TRK pin functionality, and internal soft start timing selections. The TPS548D21 device supports both DCAP3 and DCAP operation.

- a. MODE[4] selection bit is used to set the control topology. If MODE[4] bit is "0", it selects DCAP operation. If MODE[4] bit is "1", it selects DCAP3 operation.
- b. MODE[3] and MODE[2] selection bits are used to set the REFIN\_TRK pin functionality.
- c. MODE[1] and MODE[0] selection bits are used to set the internal soft start timing.

| MODE[4]  | MODE[3]     | MODE[2]        | MODE[1]                 | MODE[0]                 | $R_{MODE}$ (k $\Omega$ ) <sup>(1)</sup> |
|----------|-------------|----------------|-------------------------|-------------------------|-----------------------------------------|
|          |             |                | 11: 8 ms <sup>(2)</sup> |                         | 133                                     |
|          | 1: External |                | 10: 4 ms <sup>(2)</sup> |                         | 121                                     |
|          | Reference   | 0: Internal SS | 01: 2                   | 2 ms                    | 110                                     |
|          |             |                | 00:                     | 1 ms                    | 100                                     |
|          |             |                | 11:8                    | 3 ms                    | 90.9                                    |
| 1: DCAP3 |             | 1: External SS | 10: 4                   | 4 ms                    | 82.5                                    |
| T. DCAF5 |             | 1. External 33 | 01:2                    | 2 ms                    | 75                                      |
|          | 0: Internal |                | 00:                     | 1 ms                    | 68.1                                    |
|          | Reference   |                | 11: 8                   | ms <sup>(2)</sup>       | 60.4                                    |
|          |             | 0: Internal SS | 10: 4                   | 10: 4 ms <sup>(2)</sup> |                                         |
|          |             | 0. Internal 33 | 01: 2                   | 2 ms                    | 47.5                                    |
|          |             |                | 00:                     | 1 ms                    | 42.2                                    |
|          |             |                | 11: 8 ms <sup>(2)</sup> |                         | 22.1                                    |
|          | 1: External | 0: Internal SS | 10: 4 ms <sup>(2)</sup> |                         | 19.1                                    |
|          | Reference   | 0. Internal 33 | 01: 2 ms                |                         | 16.5                                    |
|          |             |                | 00:                     | 00: 1 ms                |                                         |
|          |             |                | 11: 8                   | 3 ms                    | 12.1                                    |
| 0: DCAP  |             | 1: External SS | 10: 4                   | 10: 4 ms                |                                         |
| 0. DCAF  |             | 1. External 33 | 01:2                    | 2 ms                    | 7.87                                    |
|          | 0: Internal |                | 00:                     | 1 ms                    | 6.19                                    |
|          | Reference   |                | 11:3                    | 3 ms                    | 4.64                                    |
|          |             | 0: Internal SS | 10: 4 ms                |                         | 3.16                                    |
|          |             | 0. Internal 33 | 01: 2 ms                |                         | 1.78                                    |
|          |             |                | 00:                     | 1 ms                    | 0                                       |

Table 4. MODE Pin Selection

(1) 1% or better and connect to ground

(2) See Application Workaround to Support 4-ms and 8-ms SS Settings.

## 7.5.2.4 Application Workaround to Support 4-ms and 8-ms SS Settings

In order to properly design for 4-ms and 8-ms SS settings, additional application consideration is needed. The recommended application workaround to support the 4-ms and 8-ms soft-start settings is to ensure sufficient time delay between the VDD and EN\_UVLO signals. The minimum delay between the rising maximum VDD\_UVLO level and the minimum turnon threshold of EN\_UVLO is at least  $T_{DELAY MIN}$ .

 $T_{DELAY_{MIN}} = K \times V_{REF}$ 

where

- K = 9 ms/V for SS setting of 4 ms
- K = 18 ms/V for SS setting of 8 ms
- V<sub>REF</sub> is the internal reference voltage programmed by VSEL pin strap

For example, if SS setting is 4 ms and  $V_{REF} = 1 V$ , program the minimum delay at least 9 ms; if SS setting is 8 ms, the minimum delay should be programmed at least 18 ms. See Figure 15 and Figure 16 for detailed timing requirement.

STRUMENTS



Figure 15. Proper Sequencing of  $V_{\text{DD}}$  and EN\_UVLO to Support the Use of 4-ms SS Setting



## Figure 16. Minimum Delay Between V<sub>DD</sub> and EN\_UVLO to Support the Use of 4-ms and 8-ms SS settings

The workaround/consideration described previously is not required for SS settings of 1 ms and 2 ms.

# 7.5.3 Programmable Analog Configurations

REFIN\_TRK functionality:

- REFIN\_TRK functionality is configured by MODE[3] and MODE[2] pin strap bits. See table for detailed information regarding MODE bits.
- If MODE[3] = '0' and MODE[2] = '0', the device is programmed to regulate to the internal reference voltage and use the internal soft start ramp. Therefore, one should not apply any external voltage source on the REFIN\_TRK pin.
- In MODE[3] = '0' and MODE[2] = '1', the device is programmed to regulate to the internal reference voltage and use the externally applied soft start ramp voltage. Therefore, one must apply a voltage ramp that meets the following requirements:
  - 1. Must start from 0V.
  - 2. The external applied ramp must begin to ramp up after the POD is complete.
  - 3. Controlled rise time of at least 1 ms minimum duration.
  - 4. The magnitude of the ramp voltage has to be at least 300 mV above the pre-selected internal reference voltage as determined by the VSEL pin strap setting.
  - 5. It is expected for the externally applied ramp voltage to rise to at least 1 V above the internal reference voltage after it crosses over the threshold mentioned in #3.
- If MODE[3] = '1' and MODE[2] = 2 = "don't care", the device is programmed to regulate to the externally applied reference voltage source and use the internal soft start ramp. Therefore, one must supply a voltage source on the REFIN\_TRK pin that is between 0.5 V and 1.25 V. In addition, the output impedance of the external voltage source must be much less than 100 kΩ. If the external voltage source must transition up and down between any two voltage levels, the slew rate must be no more than 1 mV/µs. If the external voltage source is between 0 V and 0.5 V, the control loop would remain functional but the regulation accuracy is not specified. The external voltage source is not allowed to drive the REFIN\_TRK pin above 1.25 V in order to prevent the overvoltage fault event from happening at 1.5 V.

## 7.5.3.1 RSP/RSN Remote Sensing Functionality

RSP and RSN pins are used for remote sensing purpose. In the case where feedback resistors are required for output voltage programming, the RSP pin should be connected to the mid-point of the resistor divider and the RSN pin should always be connected to the load return. In the case where feedback resistors are not required as when the VSEL programs the output voltage set point, the RSP pin should be connected to the positive sensing point of the load and the RSN pin should always be connected to the load return.

RSP and RSN pins are extremely high-impedance input terminals of the true differential remote sense amplifier. The feedback resistor divider should use resistor values much less than 100 k $\Omega$ .

## 7.5.3.1.1 Output Differential Remote Sensing Amplifier

The examples in this section show simplified remote sensing circuitry where each example uses an internal reference of 1.0 V. Figure 17 shows remote sensing without feedback resistors, with an output voltage set point of 1 V. Figure 18 shows remote sensing using feedback resistors, with an output voltage set point of 5 V.







Figure 17. Remote Sensing Without Feedback Resistors

Figure 18. Remote Sensing With Feedback Resistors

## 7.5.3.2 Power Good (PGOOD Pin) Functionality

The TPS548D21 device has power-good output that registers high when switcher output is within the target. The power-good function is activated after soft-start has finished. When the soft-start ramp reaches 300 mV above the internal reference voltage, SSend signal goes high to enable the PGOOD detection function. If the output voltage becomes within  $\pm 8\%$  of the target value, internal comparators detect power-good state and the power good signal becomes high after an 8 ms delay. If the output voltage goes outside of  $\pm 16\%$  of the target value, the power good signal becomes low after two microsecond (2-µs) internal delay. The open-drain power-good output must be pulled up externally. The internal N-channel MOSFET does not pull down until the VDD supply is above 1.2 V.

During the AVSO operation with the MODE[3] = '1' and MODE[2] = 2 = "don't care", the device is programmed to regulate to the externally applied reference voltage source and use the internal soft start ramp. All of the above descriptions of the PGOOD functionality apply except the SSend signal goes high to enable the PGOOD detection function when the external applied voltage source rise to 425 mV threshold.

In MODE[3] = '0' and MODE[2] = '0', the device is programmed to regulate to the internal reference voltage and use the internal soft start ramp. All of the above descriptions of PGOOD functionality apply.

In MODE[3] = '0' and MODE[2] = '1', the device is programmed to regulate to the internal reference voltage and use the externally applied soft start ramp voltage. All of the above descriptions of PGOOD functionality apply.

## 8 Applications and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS548D21 device is a highly-integrated synchronous step-down DC-DC converters. These devices are used to convert a higher DC input voltage to a lower DC output voltage, with a maximum output current of 40 A. One of the key features for the TPS548D21 device is the ability to allow user to control the reference voltage with the external source on the REFIN\_TRK pin when the external tracking option is chosen by the pin strap resistor value set by the MODE pin. The TPS548D21 device starts tracking from 0 V. The TPS548D21 operates in FCCM in all operation. Note: If DCM at start-up is needed, please use the TPS549D22 device. Use the following design procedure to select key component values for this family of devices.



## 8.2 Typical Applications

## 8.2.1 TPS548D21 1.5-V to 16-V Input, 1-V Output, 40-A Converter





## 8.2.2 Design Requirements

For this design example, use the input parameters shown in Table 5.

|                         | PARAMETER                             | TEST CONDITION                                                         | MIN | TYP | MAX  | UNIT |
|-------------------------|---------------------------------------|------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>IN</sub>         | Input voltage                         |                                                                        | 5   | 12  | 16   | V    |
| V <sub>IN(ripple)</sub> | Input ripple voltage                  | I <sub>OUT</sub> = 40 A                                                |     |     | 0.4  | V    |
| V <sub>OUT</sub>        | Output voltage                        |                                                                        |     | 1   |      | V    |
|                         | Line regulation                       | $5 \text{ V} \le \text{V}_{IN} \le 16 \text{ V}$                       |     |     | 0.5% |      |
|                         | Load regulation                       | $0 \text{ V} \le I_{\text{OUT}} \le 40 \text{ A}$                      |     |     | 0.5% |      |
| V <sub>PP</sub>         | Output ripple voltage                 | I <sub>OUT</sub> = 40 A                                                |     | 20  |      | mV   |
| V <sub>OVER</sub>       | Transient response overshoot          | I <sub>STEP</sub> = 24 A                                               |     | 90  |      | mV   |
| VUNDER                  | Transient response undershoot         | I <sub>STEP</sub> = 24 A                                               |     | 90  |      | mV   |
| I <sub>OUT</sub>        | Output current                        | 5 V ≤ V <sub>IN</sub> ≤ 16 V                                           |     |     | 40   | А    |
| t <sub>SS</sub>         | Soft-start time                       | V <sub>IN</sub> = 12 V                                                 |     | 1   |      | ms   |
| I <sub>OC</sub>         | Overcurrent trip point <sup>(1)</sup> |                                                                        |     | 46  |      | А    |
| η                       | Peak Efficiency                       | I <sub>OUT</sub> = 20 A, V <sub>IN</sub> = 12 V, V <sub>DD</sub> = 5 V |     | 90% |      |      |
| f <sub>SW</sub>         | Switching frequency                   |                                                                        |     | 650 |      | kHz  |

## **Table 5. Design Example Specifications**

(1) DC overcurrent level

## 8.2.3 Design Procedure

## 8.2.3.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS548D21 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2.3.2 Switching Frequency Selection

Select a switching frequency for the regulator. There is a trade off between higher and lower switching frequencies. Higher switching frequencies may produce smaller a solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which decrease efficiency and impact thermal performance. In this design, a moderate switching frequency of 650 kHz achieves both a small solution size and a high-efficiency operation with the frequency selected.

Select one of four switching frequencies and FSEL resistor values from Table 6. The recommended high-side  $R_{FSEL}$  value is 100 k $\Omega$  (1%). Choose a low-side resistor value from Table 6 based on the choice of switching frequency. For each switching frequency selection, there are multiple values of  $R_{FSEL(LS)}$  to choose from. In order to select the correct value, additional considerations (internal ramp compensation and light load operation) other than switching frequency need to be included.

24 Submit Documentation Feedback



### TPS548D21 SLUSCI8A – JULY 2016–REVISED AUGUST 2017

| SWITCHING<br>FREQUENCY | FSEL VO<br>V <sub>FSE</sub> | DLTAGE<br>∟ (V) | HIGH-SIDE RESISTOR<br>RESEL (HS)           | LOW-SIDE RESISTOR<br>R <sub>ESEL(LS)</sub> (kΩ) |
|------------------------|-----------------------------|-----------------|--------------------------------------------|-------------------------------------------------|
| f <sub>SW</sub> (kHz)  | MAXIMUM                     | MINIMUM         | R <sub>FSEL(HS)</sub><br>(kΩ) 1% or better | R <sub>FSEL(LS)</sub> (kΩ)<br>1% or better      |
|                        |                             |                 |                                            | Open                                            |
|                        |                             |                 |                                            | 187                                             |
|                        |                             |                 |                                            | 165                                             |
| 1050                   | 2.93                        | 1.465           | 100                                        | 147                                             |
| 1050                   | 2.95                        | 1.405           | 100                                        | 133                                             |
|                        |                             |                 |                                            | 121                                             |
|                        |                             |                 |                                            | 110                                             |
|                        |                             |                 |                                            | 100                                             |
|                        |                             |                 |                                            | 90.9                                            |
|                        |                             |                 |                                            | 82.5                                            |
|                        |                             |                 |                                            | 75                                              |
| 875                    | 1.396                       | 0.869           | 100                                        | 68.1                                            |
| 015                    | 1.000                       |                 | 100                                        | 60.4                                            |
|                        |                             |                 |                                            | 53.6                                            |
|                        |                             |                 |                                            | 47.5                                            |
|                        |                             |                 |                                            | 42.2                                            |
|                        |                             |                 |                                            | 37.4                                            |
|                        |                             |                 |                                            | 33.2                                            |
|                        |                             |                 |                                            | 29.4                                            |
| 650                    | 0.798                       | 0.366           | 100                                        | 25.5                                            |
| 000                    | 0.730                       | 0.000           | 100                                        | 22.1                                            |
|                        |                             |                 |                                            | 19.1                                            |
|                        |                             |                 |                                            | 16.5                                            |
|                        |                             |                 |                                            | 14.3                                            |
|                        |                             |                 |                                            | 12.1                                            |
|                        |                             |                 |                                            | 10                                              |
|                        |                             |                 |                                            | 7.87                                            |
| 425                    | 0.317                       | 0               | 100                                        | 6.19                                            |
| 420                    | 0.317                       | U               | 100                                        | 4.64                                            |
|                        |                             |                 |                                            | 3.16                                            |
|                        |                             |                 |                                            | 1.78                                            |
|                        |                             |                 |                                            | 0                                               |

### Table 6. FSEL Pin Selection

There is some limited freedom to choose FSEL resistors that have other than the recommended values. The criteria is to ensure that for particular selection of switching frequency, the FSEL voltage is within the maximum and minimum FSEL voltage levels listed in Table 6. Use Equation 2 to calculate the FSEL voltage. Select FSEL resistors that include tolerances of 1% or better.

$$V_{FSEL} = V_{BP(det)} \times \frac{R_{FSEL(LS)}}{R_{FSEL(HS)} + R_{FSEL(LS)}}$$

where

V<sub>BP(det)</sub> is the voltage used by the device to program the level of valid FSEL pin voltage during initial device start-up (2.9 V typ)

In addition to serving the frequency select purpose, the FSEL pin can also be used to program internal ramp compensation (DCAP3) and light-load conduction mode. When DCAP3 mode is selected (see section 8.2.3.9), internal ramp compensation is used for stabilizing the converter design. The internal ramp compensation is a function of the switching frequency ( $f_{SW}$ ) and the duty cycle range (the output voltage-to-input voltage ratio). Table 7 summarizes the ramp choices using these functions.

| SWITCHING FREQUENCY<br>SETTING | RAMP<br>SELECT | TIME<br>CONSTANT | V <sub>OUT</sub> RANG<br>(FIXED V <sub>IN</sub> = 1 | )E<br> 2 V) | DUTY CYCLE RANGE<br>(V <sub>OUT</sub> /V <sub>IN</sub> ) (%) |      |  |
|--------------------------------|----------------|------------------|-----------------------------------------------------|-------------|--------------------------------------------------------------|------|--|
| (f <sub>SW</sub> ) (kHz)       | OPTION         | t (µs)           | MIN                                                 | MAX         | MIN                                                          | MAX  |  |
|                                | R/2            | 9                | 0.6                                                 | 0.9         | 5                                                            | 7.5  |  |
| 405                            | R × 1          | 16.8             | 0.9                                                 | 1.5         | 7.5                                                          | 12.5 |  |
| 425                            | R × 2          | 32.3             | 1.5                                                 | 2.5         | 12.5                                                         | 21   |  |
|                                | R × 3          | 55.6             | 2.5                                                 | 5.5         | >21                                                          |      |  |
|                                | R/2            | 7                | 0.6                                                 | 0.9         | 5                                                            | 7.5  |  |
| 050                            | R × 1          | 13.5             | 0.9                                                 | 1.5         | 7.5                                                          | 12.5 |  |
| 650                            | R × 2          | 25.9             | 1.5                                                 | 2.5         | 12.5                                                         | 21   |  |
|                                | R × 3          | 44.5             | 2.5                                                 | 5.5         | >21                                                          |      |  |
|                                | R/2            | 5.6              | 0.6                                                 | 0.9         | 5                                                            | 7.5  |  |
| 075                            | R × 1          | 10.4             | 0.9                                                 | 1.5         | 7.5                                                          | 12.5 |  |
| 875                            | R × 2          | 20               | 1.5                                                 | 2.5         | 12.5                                                         | 21   |  |
|                                | R × 3          | 34.4             | 2.5                                                 | 5.5         | >21                                                          |      |  |
|                                | R/2            | 3.8              | 0.6                                                 | 0.9         | 5                                                            | 7.5  |  |
| 4050                           | R × 1          | 7.1              | 0.9                                                 | 1.5         | 7.5                                                          | 12.5 |  |
| 1050                           | R × 2          | 13.6             | 1.5                                                 | 2.5         | 12.5                                                         | 21   |  |
|                                | R × 3          | 23.3             | 2.5                                                 | 5.5         | >21                                                          |      |  |

## **Table 7. Switching Frequency Selection**

The FSEL pin programs the light-load selection. TPS548D21 device supports FCCM operations. For better load regulation from no load to full load, it is recommended to program the device to operate in FCCM mode.

R<sub>FSEL(LS)</sub> can be determined after determining the switching frequency, ramp and light-load operation. Table 2 lists the full range of choices.

#### 8.2.3.3 Inductor Selection

To calculate the value of the output inductor, use Equation 3. The coefficient K<sub>IND</sub> represents the amount of inductor ripple current relative to the maximum output current. The output capacitor filters the inductor ripple current. Therefore, choosing a high inductor ripple current impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, maintain a KIND coefficient between 0 and 15 for balanced performance. Using this target ripple current, the required inductor size can be calculated as shown in Equation 3

$$L1 = \frac{V_{OUT}}{(V_{IN(max)} \times f_{SW})} \times \frac{V_{IN} - V_{OUT}}{(I_{OUT(max)} \times K_{IND})} = \frac{1 V \times (16 V - 1 V)}{(16 V \times 650 \text{ kHz} \times 40 \text{ A} \times 0.15)} = 0.24 \,\mu\text{H}$$
(3)

Selecting a  $K_{IND}$  of 0.15, the target inductance L<sub>1</sub> = 250 nH. Using the next standard value, the 250 nH is chosen in this application for its high current rating, low DCR, and small size. The inductor ripple current, RMS current, and peak current can be calculated using Equation 4, Equation 5 and Equation 6. These values should be used to select an inductor with approximately the target inductance value, and current ratings that allow normal operation with some margin.

$$I_{\text{RIPPLE}} = \frac{V_{\text{OUT}}}{(V_{\text{IN}(\text{max})} \times f_{\text{SW}})} \times \frac{V_{\text{IN}(\text{max})} - V_{\text{OUT}}}{L1} = \frac{1 \text{ V} \times (16 \text{ V} - 1 \text{ V})}{16 \text{ V} \times 650 \text{ kHz} \times 250 \text{ nH}} = 5.64 \text{ A}$$
(4)

$$I_{L(rms)} = \sqrt{(I_{OUT})^2 + \frac{1}{12} \times (I_{RIPPLE})^2} = 40 \text{ A}$$

$$I_{L(peak)} = (I_{OUT}) + \frac{1}{2} \times (I_{RIPPLE}) = 43 \text{ A}$$
(5)
(6)

The Wurth ferrite 744309025 inductor is rated for 50 A<sub>RMS</sub> current, and 48-A saturation. Using this inductor, the ripple current  $I_{RIPPLE}$  = 5.64 A, the RMS inductor current  $I_{L(rms)}$  = 40 A, and peak inductor current  $I_{L(peak)}$  = 43 A.

www.ti.com



#### 8.2.3.4 Output Capacitor Selection

There are three primary considerations for selecting the value of the output capacitor. The output capacitor affects three criteria:

- Stability
- Regulator response to a change in load current or load transient
- Output voltage ripple

These three considerations are important when designing regulators that must operate where the electrical conditions are unpredictable. The output capacitance needs to be selected based on the most stringent of these three criteria.

### 8.2.3.4.1 Minimum Output Capacitance to Ensure Stability

To prevent sub-harmonic multiple pulsing behavior, TPS548D21 application designs must strictly follow the small signal stability considerations described in Equation 7.

$$C_{OUT (min)} > \frac{t_{ON}}{2} \times \frac{8\tau}{L_{OUT}} \times \frac{V_{REF}}{V_{OUT}}$$

where

- C<sub>OUT(min)</sub> is the minimum output capacitance needed to meet the stability requirement of the design
- t<sub>ON</sub> is the on-time information based on the switching frequency and duty cycle (in this design, 133 ns)
- $\tau$  is the ramp compensation time constant of the design based on the switching frequency and duty cycle, (in this design, 13.45 µs, refer to Table 7)
- $L_{OUT}$  is the output inductance (in the design, 0.25  $\mu$ H)
- V<sub>REF</sub> is the user-selected reference voltage level (in this design, 1 V)
- V<sub>OUT</sub> is the output voltage (in this design, 1 V)

(7)

**TPS548D21** 

SLUSCI8A - JULY 2016-REVISED AUGUST 2017

The minimum output capacitance calculated from Equation 7 is 28.6  $\mu$ F. The stability is ensured when the amount of the output capacitance is 28.6  $\mu$ F or greater. And when all MLCCs (multi-layer ceramic capacitors) are used, both DC and AC derating effects must be considered to ensure that the minimum output capacitance requirement is met with sufficient margin.

#### 8.2.3.4.2 Response to a Load Transient

The output capacitance must supply the load with the required current when current is not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor greatly affects the magnitude of voltage deviation (such as undershoot and overshoot) during the transient.

Use Equation 8 and Equation 9 to estimate the amount of capacitance needed for a given dynamic load step and release.

## NOTE

There are other factors that can impact the amount of output capacitance for a specific design, such as ripple and stability.

$$C_{OUT (min\_under)} = \frac{L_{OUT} \times (\Delta I_{LOAD (max)})^{2} \times (\frac{V_{OUT} \times t_{SW}}{V_{IN(min)}} + t_{OFF (min)})}{2 \times \Delta V_{LOAD (insert)} \times ((\frac{V_{IN (min)} - V_{OUT}}{V_{IN (min)}}) \times t_{SW} - t_{OFF (min)}) \times V_{OUT}}$$
(8)

TPS548D21 SLUSCI8A – JULY 2016 – REVISED AUGUST 2017

www.ti.com

$$C_{OUT (min\_over)} = \frac{L_{OUT} \times (\Delta I_{LOAD (max)})^2}{2 \times \Delta V_{LOAD (release)} \times V_{OUT}}$$

where

- C<sub>OUT(min under)</sub> is the minimum output capacitance to meet the undershoot requirement
- C<sub>OUT(min\_over)</sub> is the minimum output capacitance to meet the overshoot requirement
- L is the output inductance value (0.25 µH)
- $\Delta I_{LOAD(max)}$  is the maximum transient step (24 A)
- V<sub>OUT</sub> is the output voltage value (1 V)
- t<sub>sw</sub> is the switching period (1.538 μs)
- V<sub>IN(min)</sub> is the minimum input voltage for the design (10.8 V)
- t<sub>OFF(min)</sub> is the minimum off time of the device (300 ns)
- $\Delta V_{LOAD(insert)}$  is the undershoot requirement (30 mV)
- $\Delta V_{LOAD(release)}$  is the overshoot requirement (30 mV)

(9)

(11)

Most of the above parameters can be found in Table 5.

The minimum output capacitance to meet the undershoot requirement is 969  $\mu$ F. The minimum output capacitance to meet the overshoot requirement is 2400  $\mu$ F. This example uses a combination of POSCAP and MLCC capacitors to meet the overshoot requirement.

- POSCAP bank #1: 4 × 470 μF, 2.5 V, 6 mΩ per capacitor
- MLCC bank #2: 10 x 100  $\mu$ F, 2.5 V, 1 m $\Omega$  per capacitor with DC+AC derating factor of 60%

Recalculating the worst-case overshoot using the described capacitor bank design, the overshoot is 29 mV, which meets the 30 mV overshoot specification requirement.

#### 8.2.3.4.3 Output Voltage Ripple

The output voltage ripple is another important design consideration. Equation 10 calculates the minimum output capacitance required to meet the output voltage ripple specification. This criterion is the requirement when the impedance of the output capacitance is dominated by ESR.

$$C_{OUT (min)RIPPLE} = \frac{I_{RIPPLE}}{8 \times f_{SW} \times V_{OUT (ripple)}} = 108 \,\mu\text{F}$$
(10)

In this case, the maximum output voltage ripple is 10 mV. For this requirement, the minimum capacitance for ripple requirement yields 108  $\mu$ F. Because this capacitance value is significantly lower compared to that of transient requirement, determine the capacitance bank from step 8.2.3.3.2. Because the output capacitor bank consists of both POSCAP and MLCC type capacitors, it is important to consider the ripple effect at the switching frequency due to effective ESR. Use Equation 11 to determine the maximum ESR of the output capacitor bank for the switching frequency.

$$\text{ESR}_{\text{MAX}} = \frac{V_{\text{OUT(ripple)}} - \frac{I_{\text{RIPPLE}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}}{I_{\text{RIPPLE}}} = 1.7 \text{ m}\Omega$$

Estimate the effective ESR at the switching frequency by obtaining the impedance vs. frequency characteristics of the output capacitors. The parallel impedance of capacitor bank #1 and capacitor bank #2 at the switching frequency of the design example is estimated to be 1.2 m $\Omega$ , which is less than that of the maximum ESR value. Therefore, the output voltage ripple requirement (7 mV) can be met. For detailed calculation on the effective ESR please contact the factory to obtain a user-friendly Excel based design tool.



#### 8.2.3.5 Input Capacitor Selection

The TPS548D21 devices require a high-quality, ceramic, type X5R or X7R, input decoupling capacitor with a value of at least 1  $\mu$ F of effective capacitance on the VDD pin, relative to AGND. The power stage input decoupling capacitance (effective capacitance at the PVIN and PGND pins) must be sufficient to supply the high switching currents demanded when the high-side MOSFET switches on, while providing minimal input voltage ripple as a result. This effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple to the device during full load. The input ripple current can be calculated using Equation 12.

$$I_{\text{CIN}(\text{rms})} = I_{\text{OUT}(\text{max})} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}(\text{min})}}} \times \frac{(V_{\text{IN}(\text{min})} - V_{\text{OUT}})}{V_{\text{IN}(\text{min})}} = 16 \text{ Arms}$$
(12)

The minimum input capacitance and ESR values for a given input voltage ripple specification,  $V_{IN(ripple)}$ , are shown in Equation 13 and Equation 14. The input ripple is composed of a capacitive portion,  $V_{RIPPLE(cap)}$ , and a resistive portion,  $V_{RIPPLE(esr)}$ .

$$C_{IN(min)} = \frac{I_{OUT(max)} \times V_{OUT}}{V_{RIPPLE(cap)} \times V_{IN(max)} \times f_{SW}} = 38.5 \,\mu\text{F}$$

$$ESR_{CIN(max)} = \frac{V_{RIPPLE(ESR)}}{I_{OUT(max)} + \left(\frac{I_{RIPPLE}}{2}\right)} = 7 \,\text{m}\Omega$$
(13)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The input capacitor must also be selected with the DC bias taken into account. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this design, allow 0.1-V input ripple for V<sub>RIPPLE(cap)</sub>, and 0.3-V input ripple for V<sub>RIPPLE(esr)</sub>. Using Equation 13 and Equation 14, the minimum input capacitance for this design is 38.5  $\mu$ F, and the maximum ESR is 9.4 m $\Omega$ . For this example, four 22- $\mu$ F, 25-V ceramic capacitors and one additional 100- $\mu$ F, 25-V low-ESR polymer capacitors in parallel were selected for the power stage.

## 8.2.3.6 Bootstrap Capacitor Selection

A ceramic capacitor with a value of 0.1  $\mu$ F must be connected between the BOOT and SW pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. Use a capacitor with a voltage rating of 25 V or higher.

## 8.2.3.7 BP Pin

Bypass the BP pin to DRGND with 4.7- $\mu$ F of capacitance. In order for the regulator to function properly, it is important that these capacitors be localized to the TPS548D21 , with low-impedance return paths. See *Layout Guidelines* section for more information.

## 8.2.3.8 R-C Snubber and VIN Pin High-Frequency Bypass

Though it is possible to operate the TPS548D21 within absolute maximum ratings without ringing reduction techniques, some designs may require external components to further reduce ringing levels. This example uses two approaches: a high frequency power stage bypass capacitor on the VIN pins, and an R-C snubber between the SW area and GND.

The high-frequency VIN bypass capacitor is a lossless ringing reduction technique which helps minimizes the outboard parasitic inductances in the power stage, which store energy during the low-side MOSFET on-time, and discharge once the high-side MOSFET is turned on. For this example twoone 2.2-nF, 25-V, 0603-sized high-frequency capacitors are used. The placement of these capacitors is critical to its effectiveness. Its ideal placement is shown in Figure 19.

Copyright © 2016–2017, Texas Instruments Incorporated



Additionally, an R-C snubber circuit is added to this example. To balance efficiency and spike levels, a 1-nF capacitor and a 1- $\Omega$  resistor are chosen. In this example a 0805-sized resistor is chosen, which is rated for 0.125 W, nearly twice the estimated power dissipation. See SLUP100 for more information about snubber circuits.

## 8.2.3.9 Optimize Reference Voltage (VSEL)

Optimize the reference voltage by choosing a value for  $R_{VSEL}$ . The TPS548D21 device is designed with a wide range of precision reference voltage support from 0.6 V to 1.2 V with an available step change of 50 mV. Program these reference voltages using the VSEL pin strap configurations. Please refer to Table 3 for internal reference voltage selections. In addition to providing initial boot voltage value, use the VSEL pin to program hiccup and latch-off mode.

There are two ways to program the output voltage set point. If the output voltage set point is one of the 16 available reference and boot voltage options, no feedback resistors are required for output voltage programming. In the case where feedback resistors are not needed, connect the RSP pin to the positive sensing point of the load. Always connect the RSN pin to the load return sensing point.

In this design example, since the output voltage set point is 1V, selecting  $R_{VSEL(LS)}$  of either 75 k $\Omega$  (latch off) or 68.1 k $\Omega$  (hiccup) as shown in . If the output voltage set point is NOT one of the 16 available reference or boot voltage options, feedback resistors are required for output voltage programming. Connect the RSP pin to the mid-point of the resistor divider. Always connect the RSN pin to the load return sensing point as shown in Figure 17 and Figure 18.

The general guideline to select boot and internal reference voltage is to select the reference voltage closest to the output voltage set point. In addition, because the RSP and RSN pins are extremely high-impedance input terminals of the true differential remote sense amplifier, use a feedback resistor divider with values much less than 100 k $\Omega$ .

## 8.2.3.10 MODE Pin Selection

MODE pin strap configuration is used to program control internal/external reference, and internal/external soft start timing selections. TPS548D21 supports both DCAP3 and DCAP operation. For general POL applications, it is strongly recommended to configure the control topology to be DCAP3 due to its simple to use and no external compensation features. In the rare instance where DCAP is needed, an RCC network across the output inductor is needed to generate sufficient ripple voltage on the RSP pin. In this design example,  $R_{MODE(LS)}$  of 42.2 k $\Omega$  is selected for DCAP3 and soft start time of 1 ms.

## 8.2.3.11 Overcurrent Limit Design.

The TPS548D21 device uses the ILIM pin to set the OCP level. Connect the ILIM pin to GND through the voltage setting resistor,  $R_{ILIM}$ . In order to provide both good accuracy and cost effective solution, this device supports temperature compensated MOSFET on-resistance ( $R_{DS(on)}$ ) sensing. Also, this device performs both positive and negative inductor current limiting with the same magnitudes. Positive current limit is normally used to protect the inductor from saturation therefore causing damage to the high-side and low-side FETs. Negative current limit is used to protect the low-side FET during OVP discharge.

The inductor current is monitored by the voltage between PGND pin and SW pin during the OFF time. The ILIM pin has 3000 ppm/°C temperature slope to compensate the temperature dependency of the on-resistance. The PGND pin is used as the positive current sensing node.

TPS548D21 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the OFF state and the controller maintains the OFF state during the period that the inductor current is larger than the overcurrent ILIM level. The voltage on the ILIM pin ( $V_{ILIM}$ ) sets the valley level of the inductor current. The range of value of the R<sub>ILIM</sub> resistor is between 21 k $\Omega$  and 237 k $\Omega$ . The range of valley OCL is between 6.25 A and 75 A (typical). If the R<sub>ILIM</sub> resistance is outside of the recommended range, OCL accuracy and function cannot be ensured. (see Table 8)

(15)

(16)

| R <sub>ILIM</sub> | OVERCURRENT PROTECTION VALLEY (A) |      |     |  |  |  |  |
|-------------------|-----------------------------------|------|-----|--|--|--|--|
| (kΩ)              | MIN                               | NOM  | MAX |  |  |  |  |
| 237               | —                                 | 75   | —   |  |  |  |  |
| 127               | 36                                | 40   | 44  |  |  |  |  |
| 95.3              | 27                                | 30   | 33  |  |  |  |  |
| 63.4              | 18                                | 20   | 22  |  |  |  |  |
| 32.4              | 9                                 | 10   | 11  |  |  |  |  |
| 21                | _                                 | 6.25 | —   |  |  |  |  |

Table 8. Closed Loop EVM Measurement of OCP Settings

Use Equation 15 to relate the valley OCL to the  $R_{ILIM}$  resistance.

 $OCL_{VALLEY} = 0.3178 \times R_{ILIM} - 0.3046$ 

where

- $R_{ILIM}$  is in k $\Omega$
- OCL<sub>VALLEY</sub> is in A

In this design example, the desired valley OCL is 43 A, the calculated  $R_{ILIM}$  is 137 k $\Omega$ . Use Equation 16 to calculate the DC OCL to be 46 A.

 $OCL_{DC} = OCL_{VALLEY} + 0.5 \times I_{RIPPLE}$ 

where

- $\bullet \quad \mathsf{R}_{\mathsf{ILIM}} \text{ is in } \mathsf{k}\Omega$
- $\bullet \quad \mathsf{OCL}_{\mathsf{DC}} \text{ is in A}$

In an overcurrent condition, the current to the load exceeds the inductor current and the output voltage falls. When the output voltage crosses the under-voltage fault threshold for at least 1msec, the behavior of the device depends on the VSEL pin strap setting. If hiccup mode is selected, the device will restart after 16-ms delay (1-ms soft-start option). If the overcurrent condition persists, the OC hiccup behavior repeats. During latch-off mode operation the device shuts down until the EN pin is toggled or VDD pin is power cycled.

**TPS548D21** 

SLUSCI8A - JULY 2016 - REVISED AUGUST 2017



www.ti.com

## 8.2.4 Application Curves





## 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply between 1.5 V and 16 V. Ensure the supply is well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is the quality of the PCB layout and grounding scheme. See the recommendations in the *Layout* section.

## 10 Layout

## 10.1 Layout Guidelines

Consider these layout guidelines before starting a layout work using TPS548D21.

- It is absolutely critical that all GND pins, including AGND (pin 30), DRGND (pin 29), and PGND (pins 13, 14, 15, 16, 17, 18, 19, and 20) are connected directly to the thermal pad underneath the device via traces or plane.
- Include as many thermal vias as possible to support a 40-A thermal operation. For example, a total of 35 thermal vias are used (outer diameter of 20 mil) in the TPS548D21EVM-784 available for purchase at ti.com. (SLUUBG3)
- Placed the power components (including input/output capacitors, output inductor and TPS548D21device) on one side of the PCB (solder side). Insert at least two inner layers (or planes) connected to the power ground, in order to shield and isolate the small signal traces from noisy power lines.
- Place the VIN pin decoupling capacitors as close as possible to the PVIN and PGND pins to minimize the input AC current loop. Place a high-frequency decoupling capacitor (with a value between 1 nF and 0.1 μF) as close to the PVIN pin and PGND pin as the spacing rule allows. This placement helps suppress the switch node ringing.
- Place VDD and BP decoupling capacitors as close to the device pins as possible. Do not use PVIN plane connection for the VDD pin. Separate the VDD signal from the PVIN signal by using separate trace connections. Provide GND vias for each decoupling capacitor and make the loop as small as possible.
- Ensure that the PCB trace defined as switch node (which connects the SW pins and up-stream of the output inductor) are as short and wide as possible. In the TPS548D21EVM-784 EVM design, the SW trace width is 200 mil. Use a separate via or trace to connect SW node to snubber and bootstrap capacitor. Do not combine these connections.
- Place all sensitive analog traces and components (including VOSNS, RSP, RSN, ILIM, MODE, VSEL and FSEL) far away from any high voltage switch node (itself and others), such as SW and BOOT to avoid noise coupling. In addition, place MODE, VSEL and FSEL programming resistors near the device pins.
- The RSP and RSN pins operate as inputs to a differential remote sense amplifier that operates with very high impedance. It is essential to route the RSP and RSN pins as a pair of diff-traces in Kelvin-sense fashion. Route them directly to either the load sense points (+ and –) or the output bulk capacitors. The internal circuit uses the VOSNS pin for on-time adjustment. It is critical to tie the VOSNS pin directly tied to VOUT (load sense point) for accurate output voltage result.

### TPS548D21

SLUSCI8A - JULY 2016-REVISED AUGUST 2017



www.ti.com

## **10.2 Layout Example**



Figure 27. EVM Inner Layer 1

Figure 28. EVM Inner Layer 2



# Layout Example (continued)



Submit Documentation Feedback

36

## Layout Example (continued)

## 10.2.1 Mounting and Thermal Profile Recommendation

Proper mounting technique adequately covers the exposed thermal tab with solder. Excessive heat during the reflow process can affect electrical performance. Figure 32 shows the recommended reflow oven thermal profile. Proper post-assembly cleaning is also critical to device performance. See the Application Report, *QFN/SON PCB Attachment*, (SLUA271) for more information.



**Table 9. Recommended Thermal Profile Parameters** 

|                         | PARAMETER                                               | MIN    | TYP | MAX | UNIT |
|-------------------------|---------------------------------------------------------|--------|-----|-----|------|
| RAMP UP AND             | RAMP DOWN                                               |        |     | 1   |      |
| r <sub>RAMP(up)</sub>   | Average ramp-up rate, $T_{S(max)}$ to $T_P$             |        |     | 3   | °C/s |
| r <sub>RAMP(down)</sub> | Average ramp-down rate, $T_P$ to $T_{S(max)}$           | 6      |     |     |      |
| PRE-HEAT                |                                                         |        |     |     |      |
| Ts                      | Pre-heat temperature                                    | 150    |     | 200 | °C   |
| t <sub>S</sub>          | Pre-heat time, $T_{S(min)}$ to $T_{S(max)}$             | 60 180 |     | s   |      |
| REFLOW                  |                                                         |        |     |     |      |
| TL                      | Liquidus temperature                                    |        | 217 |     | °C   |
| T <sub>P</sub>          | Peak temperature                                        |        |     | 260 | °C   |
| tL                      | Time maintained above liquidus temperature, TL          | 60     |     | 150 | S    |
| t <sub>P</sub>          | Time maintained within 5°C of peak temperature, $T_{P}$ | 20     |     | 40  | s    |
| t <sub>25P</sub>        | Total time from 25°C to peak temperature, TP            |        |     | 480 | S    |





www.ti.com



## **11** Device and Documentation Support

## **11.1 Device Support**

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS548D21 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.5 Trademarks

D-CAP3, NexFET, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## 11.7 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



3-Aug-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                 | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                      | (6)              | (3)                 |              | (4/5)          |         |
| TPS548D21RVFR    | ACTIVE | LQFN-CLIP    | RVF     | 40   | 2500 | Pb-Free (RoHS<br>Exempt) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS548D21      | Samples |
| TPS548D21RVFT    | ACTIVE | LQFN-CLIP    | RVF     | 40   | 250  | Pb-Free (RoHS<br>Exempt) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS548D21      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

3-Aug-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | -             | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|---------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS548D21RVFR | LQFN-<br>CLIP | RVF                | 40 | 2500 | 330.0                    | 16.4                     | 5.35       | 7.35       | 1.7        | 8.0        | 16.0      | Q1               |
| TPS548D21RVFT | LQFN-<br>CLIP | RVF                | 40 | 250  | 180.0                    | 16.4                     | 5.35       | 7.35       | 1.7        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Apr-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS548D21RVFR | LQFN-CLIP    | RVF             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| TPS548D21RVFT | LQFN-CLIP    | RVF             | 40   | 250  | 210.0       | 185.0      | 35.0        |

# **RVF 40**

# **GENERIC PACKAGE VIEW**

# LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RVF0040A**



# **PACKAGE OUTLINE**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
- 4. Reference JEDEC registration MO-220.



# **RVF0040A**

# **EXAMPLE BOARD LAYOUT**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **RVF0040A**

# **EXAMPLE STENCIL DESIGN**

## LQFN-CLIP - 1.52 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated