



**TPS51315** 

SLUS881B -MAY 2009-REVISED AUGUST 2012

www.ti.com

## 10-A STEP-DOWN SYNCHRONOUS SWITCHER WITH INTEGRATED MOSFETs

Check for Samples: TPS51315

## **FEATURES**

- Input Voltage Range: 3 V to 14 V
- Output Voltage Range: 0.75 V to 5.5 V
- Integrated Power MOSFETs with 10-A Continuous Current Output
- < 5-µA Shutdown Current
- D-CAP™ Mode with Fast Transient Response
- Programmable Switching Frequency with External Resistor From 100 kHz to 1 MHz
- Selectable Auto-Skip or PWM-Only Operation
- < 1% Initial Reference Accuracy</li>
- Internal Soft-Start Control
- Integrated Boost Diode
- Power Good Signal
- Adjustable Overcurrent Limit via External Resistor
- OVP/UVP/UVLO Protection
- Integrated Selectable Output Discharge
- Prebias Output Voltage Start-Up with Disabled Output Discharge
- Thermal Shutdown
- 40-Pin QFN Package with Exposed Thermal Pad
- Supports All Ceramic Output Capacitors

### **APPLICATIONS**

- Portable Device Application
- Notebook Computers
- Server and Desktop

### **DESCRIPTION**

The TPS51315 is a D-CAP™ Mode, 10-A, synchronous step-down converter with integrated MOSFETs. The combination of D-CAP™ mode and on-board MOSFETs provides fast transient response performance with ease of use, less external component count and small footprint. Externally adjustable switching frequency allows optimal design between component size and efficiency tradeoff. Ceramic output capacitors can be employed by adding a few extra components. The TPS51315 is available in the thermally-efficient 40-pin, 5 mm x 7 mm, QFN package and is specified from -40°C to 85°C ambient.



W

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

D-CAP is a trademark of Texas Instruments.

# TEXAS INSTRUMENTS

SLUS881B-MAY 2009-REVISED AUGUST 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| TJ             | PACKAGE             | ORDERABLE PART<br>NUMBER | PINS | OUTPUT SUPPLY | MINIMUM ORDER QUANTITY | ECO PLAN <sup>(2)</sup> |
|----------------|---------------------|--------------------------|------|---------------|------------------------|-------------------------|
| 40°C to 105°C  | C Plastic QFN (RGF) | TPS51315RGFT             | 40   | Tana and Daal | 250                    | Green (RoHS and         |
| -40°C to 125°C |                     | TPS51315RGFR             | 40   | Tape and Reel | 3000                   | no Pb/Br)               |

- (1) For most current package and ordering information, see the *Package Option Addendum* at the end of this document, or see the web site at www.ti.com.
- (2) These devices meet the following planned eco-friendly classification: Green (RoHS and No Sb/Br): Texas Instruments defines Green to mean Pb-free (RoHS compatible) and free of bromine (Br)- and antimony (Sb)-based flame retardants. Refer to the Quality and Lead-Free (Pb-Free) Data web site for more information. These devices have a Cu NiPdAu lead/ball finish.

## **ABSOLUTE MAXIMUM RATINGS**(1)

|                                                |                             | TPS51315    | UNIT  |  |
|------------------------------------------------|-----------------------------|-------------|-------|--|
|                                                | VIN                         | -0.3 to 20  |       |  |
|                                                | VBST                        | -0.3 to 26  |       |  |
| lanut valtaga ranga                            | VBST (with respect to LL)   | -0.3 to 6   | V     |  |
| Input voltage range                            | EN_PSV, TRIP, V5IN, V5FILT  | -0.3 to 6   | V     |  |
|                                                | VOUT, VOUT_DS               | -0.3 to 6   |       |  |
|                                                | TON                         | -0.3 to 6   |       |  |
|                                                | LL                          | -1 to 20    |       |  |
| Output voltage range                           | PGOOD                       | -0.3 to 6   | V     |  |
|                                                | PGND                        | -0.3 to 0.3 |       |  |
| Course /Ciple assessed                         | TON                         | 1           | ^     |  |
| Source/Sink current                            | VBST                        | 50          | mA mA |  |
| Operating free-air temperature, T <sub>A</sub> |                             | -40 to 85   |       |  |
| Storage temperature range, T <sub>stg</sub>    |                             | -55 to 150  | °C    |  |
| Junction temperature range, T <sub>J</sub>     |                             | -40 to 125  |       |  |
| Lead temperature 1,6 mm (1/16 inc              | h) from case for 10 seconds | 300         |       |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                             |                                     | MIN                                                     | NOM MAX | UNIT |
|-----------------------------|-------------------------------------|---------------------------------------------------------|---------|------|
|                             | VIN                                 | 3                                                       | 14      |      |
| put voltage range           | VBST (with respect to LL)           | 4.5                                                     | 5.5     | V    |
|                             | EN_PSV, V5IN, V5FILT, VOUT, VOUT_DS | -0.1                                                    | 5.5     |      |
| Output valtage range        | LL                                  | -0.8                                                    | 15      | V    |
| Output voltage range        | PGOOD                               | 3 h respect to LL) 4.5 V5IN, V5FILT, VOUT, VOUT_DS -0.1 | 5.5     |      |
| Junction temperature range, | $T_J$                               | -40                                                     | 125     | °C   |

### PACKAGE DISSIPATION RATINGS

| PACKAGE                  | T <sub>A</sub> = 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C |
|--------------------------|-----------------------|-----------------------------|-----------------------|
|                          | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |
| 40-Pin Plastic QFN (RGF) | 2.85 W                | 25 mW/°C                    | 1.35 W                |





SLUS881B -MAY 2009-REVISED AUGUST 2012

# **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                            | MIN | TYP  | MAX | UNIT |
|----------------------------|-----|------|-----|------|
| Human Body Model (HBM)     |     | 2000 |     | V    |
| Charged Device Model (CDM) |     | 500  |     | V    |

SLUS881B - MAY 2009 - REVISED AUGUST 2012

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                   | CONDITIONS                                                                                             | MIN   | TYP    | MAX  | UNIT   |
|------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------|-------|--------|------|--------|
| SUPPLY C               | URRENT                                      |                                                                                                        |       |        |      |        |
| I <sub>V5IN</sub>      | V5IN supply current                         | V5IN current, $T_A = 25^{\circ}C$ , No Load,<br>EN_PSV = 5V, $V_{VFB} = 0.75$ V, $V_{LL} = 0.5$ V      |       | 0      | 1    | μA     |
| I <sub>V5FILT</sub>    | V5FILT supply current                       | V5FILT current, $T_A$ = 25°C, No Load, $V_{EN\_PSV}$ = 5 V, $V_{VFB}$ = 0.75 V, LL = 0.5 V             |       | 400    |      | μΑ     |
| I <sub>V5INSDN</sub>   | V5IN shutdown current                       | V5IN current, T <sub>A</sub> = 25°C, No Load,<br>V <sub>EN_PSV</sub> = 0 V                             |       | 0      | 1    | μΑ     |
| I <sub>V5FILTSDN</sub> | V5FILT shutdown current                     | V5FILT current, T <sub>A</sub> = 25°C, No Load, V <sub>EN_PSV</sub> = 0 V                              | 1.5   | 4.5    | 7.5  | μA     |
| VOUT AND               | VREF VOLTAGES                               |                                                                                                        |       |        |      |        |
| V <sub>OUT</sub>       | Output voltage                              | Adjustable output range                                                                                | 0.75  |        | 5.5  | V      |
| $V_{VFB}$              | VFB regulation voltage                      | V <sub>FB</sub> voltage                                                                                |       | 751    |      | mV     |
|                        |                                             | T <sub>A</sub> = 25°C, bandgap initial accuracy                                                        | -0.9% |        | 0.9% |        |
| $V_{VFB\_TOL}$         | VFB regulation voltage tolerance            | 0°C ≤ T <sub>A</sub> ≤ 85°C                                                                            | -1.3% |        | 1.3% |        |
|                        |                                             | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                                          | -1.6% |        | 1.6% |        |
| I <sub>VFB</sub>       | VFB input current                           | V <sub>VFB</sub> = 0.75 V, T <sub>A</sub> = 25°C                                                       |       | -0.025 |      | μA     |
| R <sub>Dischg</sub>    | VOUT_DS discharge resistance                | V <sub>EN_PSV</sub> = 0 V, VOUT_DS = 0.75 V                                                            |       | 20     |      | Ω      |
| HOUSEKEE               | EPING CLOCK, ON-TIME TIMER, and             | INTERNAL SOFT START                                                                                    |       |        |      |        |
| T <sub>ONN</sub>       | Nominal on-time                             | $V_{IN} = 10 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{T(on)} = 250 \text{ k}\Omega$                      |       | 1115   |      | ns     |
| T <sub>ONF</sub>       | Fast switch on-time                         | $V_{IN} = 10 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{T(on)} = 100 \text{ k}\Omega$                      |       | 865    |      | ns     |
| T <sub>ONS</sub>       | Slow switch on-time                         | $V_{IN} = 10 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{T(on)} = 400 \text{ k}\Omega$                      |       | 1515   |      | ns     |
| T <sub>ON</sub>        | Minimum on-time                             | $V_{IN} = 10 \text{ V}, V_{OUT} = 0.75 \text{ V}, R_{T(on)} = 100 \text{ k}\Omega^{(1)}$               |       | 170    | 200  | ns     |
| T <sub>OFF(min)</sub>  | Minimum off-time                            | $T_A = 25$ °C, $V_{VFB} = 0.75$ V, $V_{LL} = -0.1$ V, $V_{TRIP} = OPEN$                                |       | 385    |      | ns     |
| T <sub>SS</sub>        | Internal soft-start time                    | T <sub>A</sub> = 25°C, V <sub>EN_PSV</sub> > 3 V                                                       |       | 1.06   |      | ms     |
| f <sub>CLK</sub>       | Clock frequency                             | Soft-start, UVP, OVP, PGOOD (2)                                                                        | 240   | 250    | 260  | kHz    |
| INTERNAL               | BST DIODE                                   |                                                                                                        |       |        |      |        |
| V <sub>FBST</sub>      | Forward voltage                             | $V_{V5IN-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                         | 0.7   | 0.8    | 0.9  | V      |
| I <sub>VBSTLK</sub>    | VBST leakagecurrent                         | V <sub>VBST</sub> = 26 V, LL = 20 V, T <sub>A</sub> = 25°C                                             |       | 0.1    | 1    | μΑ     |
| PROTECTION             | ONS: OVERCURRENT LIMIT (OCL), U             | INDERCURRENT LIMIT (UCL)                                                                               |       |        |      | -      |
| V <sub>OCL(off)</sub>  | Overcurrent limit comparator offset         | (V <sub>TRIP-GND</sub> - V <sub>PGND-LL</sub> ) voltage<br>V <sub>TRIP-GND</sub> = 60 mV               | -10   | 0      | 10   | mV     |
| V <sub>UCL(off)</sub>  | Undercurrent limit comparator offset        | (V <sub>TRIP-GND</sub> - V <sub>LL-PGND</sub> ) voltage<br>V <sub>TRIP-GND</sub> = 60 mV, EN_PSV=FLOAT | -9.5  | 0.5    | 10.5 | mV     |
| V <sub>ZC(off)</sub>   | Zero crossing comparator offset             | V <sub>PGND-LL</sub> voltage, V <sub>EN_PSV</sub> = 3.3V                                               | -9.5  | 0.5    | 10.5 | mV     |
| V <sub>RTRIP</sub>     | Current limit threshold setting range       | V <sub>TRIP-GND</sub> voltage <sup>(2)</sup> , T <sub>A</sub> = 25°C                                   | 30    |        |      | mV     |
| I <sub>TRIP</sub>      | TRIP source current                         | V <sub>TRIP</sub> < 0.3 V, T <sub>A</sub> = 25°C                                                       | 9     | 10     | 11   | μΑ     |
| TC <sub>ITRIP</sub>    | Trip source current temperature coefficient | T <sub>A</sub> = 25°C <sup>(2)</sup>                                                                   |       | 4500   |      | ppm/°C |

<sup>(1)</sup> Design constraint. Ensure actual on-time is greater than the maximum value (design  $R_{T(on)}$  so that the minimum tolerance is 100 k $\Omega$ ).

<sup>(2)</sup> Ensured by design. Not production tested.



SLUS881B -MAY 2009-REVISED AUGUST 2012

# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range (unless otherwise noted)

|                                       | PARAMETER                        | CONDITIONS                                                   | MIN      | TYP   | MAX      | UNIT |
|---------------------------------------|----------------------------------|--------------------------------------------------------------|----------|-------|----------|------|
| POWERGO                               | OOD COMPARATOR                   |                                                              |          |       | - '      |      |
|                                       |                                  | PG in from lower (PGOOD goes high),<br>T <sub>A</sub> = 25°C | 92.5%    | 95%   | 97.5%    |      |
| \/                                    | Downsond throubold               | PG Low hysteresis (PGOOD goes low)                           | -4.5%    | -5.5% | -6.5%    |      |
| V <sub>TH(PG)</sub>                   | Powergood threshold              | PG in from higher (PGOOD goes high), $T_A = 25$ °C           | 102.5%   | 105%  | 107.5%   |      |
|                                       |                                  | PG High hysteresis (PGOOD goes low)                          | 4.5%     | 5.5%  | 6.5%     |      |
| I <sub>PG(max)</sub>                  | Powergood sink current           | V <sub>PGOOD</sub> = 0.5 V                                   | 2.5      | 7.5   |          | mA   |
| T <sub>PGDEL</sub>                    | PGOOD delay                      | Delay for PGOOD in                                           |          | 64    |          | μs   |
| UVLO / LO                             | GIC THRESHOLD                    |                                                              |          |       |          |      |
| \/                                    | VETILT LIVI O throubold          | Wake up (UVLO out)                                           | 3.4      | 3.7   | 3.9      | V    |
| $V_{UVLO}$                            | V5FILT UVLO threshold            | Hysteresis                                                   | 200      | 300   | 400      | mV   |
| · · · · · · · · · · · · · · · · · · · | EN DSV connection                | SKIP mode enabled                                            |          | 3.3V  |          |      |
| V <sub>EN_PSV</sub>                   | EN_PSV connection                | PWM-Only mode enabled                                        |          | FLOAT |          |      |
|                                       |                                  | EN_PSV low                                                   | 0.7      | 1     | 1.3      | V    |
|                                       |                                  | Hysteresis                                                   | 130      | 160   | 220      | mV   |
| $V_{EN\_PSV}$                         | EN_PSV logic input voltage       | EN_PSV float                                                 | 1.70     | 1.95  | 2.25     | V    |
| VEN_PSV                               |                                  | EN_PSV high                                                  | 2.2      | 2.5   | 2.9      | V    |
|                                       |                                  | Hysteresis                                                   | 100      | 170   | 250      | mV   |
| PROTECT                               | ON: OVERVOLTAGE (OVP) AND        | UNDERVOLTAGE (UVP)                                           |          |       |          |      |
| \/                                    | VED OVD trip throughold          | OVP detect                                                   | 110%     | 115%  | 120%     |      |
| $V_{OVP}$                             | VFB OVP trip threshold           | Hysteresis                                                   |          | 5%    |          |      |
| \ <u></u>                             | VED LIVE trip throubold          | UVP detect                                                   | 65%      | 70%   | 75%      |      |
| $V_{UVP}$                             | VFB UVP trip threshold           | Hysteresis                                                   |          | 10%   |          |      |
| T <sub>UVPDEL</sub>                   | VFB UVP delay                    |                                                              |          | 32    |          | μs   |
| T <sub>UVPEN</sub>                    | Output UVP enable delay          |                                                              |          | 2     |          | ms   |
| THERMAL                               | SHUTDOWN                         |                                                              |          |       |          |      |
| т                                     | Thermal SDN threshold            | Shutdown temperature (3)                                     | 145      | 160   | 175      | °C   |
| T <sub>SDN</sub>                      | THEITHAL SUN THESHOLD            | Hysteresis <sup>(3)</sup>                                    | 10       | 12    | 14       | °C   |
| INTEGRAT                              | ED MOSFET                        |                                                              | <u> </u> |       | <u>.</u> |      |
| R <sub>DS(on)upper</sub>              | Upper MOSFET R <sub>DS(on)</sub> | See (3)                                                      |          | 19    |          | mΩ   |
| R <sub>DS(on)lower</sub>              |                                  | See (3)                                                      |          | 7     |          | mΩ   |

<sup>(3)</sup> Ensured by design. Not production tested.

SLUS881B - MAY 2009 - REVISED AUGUST 2012



## **PIN DESCRIPTIONS**

INSTRUMENTS

www.ti.com

| PIN     |          | I/O | PIN DESCRIPTIONS                                                                                                                                                                                                                                               |
|---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.      | "0  | DESCRIPTION                                                                                                                                                                                                                                                    |
| EN_PSV  | 34       | ı   | Enable/power-save pin. Connect to ground to disable switched-mode power supply (SMPS). Connect to 3.3 V or 5 V to turn on SMPS and enable skip mode. Float to turn on SMPS but disable skip mode (forced continuous conduction mode).                          |
|         | 1        |     |                                                                                                                                                                                                                                                                |
| GND     | 2        | ı   | Signal ground pin.                                                                                                                                                                                                                                             |
|         | 4        |     |                                                                                                                                                                                                                                                                |
|         | 16       |     |                                                                                                                                                                                                                                                                |
|         | 17       |     |                                                                                                                                                                                                                                                                |
|         | 18       |     |                                                                                                                                                                                                                                                                |
|         | 19       |     |                                                                                                                                                                                                                                                                |
|         | 20       |     |                                                                                                                                                                                                                                                                |
| LL      | 21       | I/O | Source node of the high-side power FET and drain node of the low-side power FET. Connect this pin to                                                                                                                                                           |
| LL      | 23       | 1/0 | output inductor.                                                                                                                                                                                                                                               |
|         | 24       |     |                                                                                                                                                                                                                                                                |
|         | 25       |     |                                                                                                                                                                                                                                                                |
|         | 26       |     |                                                                                                                                                                                                                                                                |
|         | 27       |     |                                                                                                                                                                                                                                                                |
|         | 28       |     |                                                                                                                                                                                                                                                                |
| NC      | 29       |     | No connection inside Legya anan                                                                                                                                                                                                                                |
| NC      | 33       |     | No connection inside. Leave open.                                                                                                                                                                                                                              |
|         | 3        |     |                                                                                                                                                                                                                                                                |
|         | 5        |     |                                                                                                                                                                                                                                                                |
|         | 6        |     |                                                                                                                                                                                                                                                                |
| PGND    | 7        | I/O | Power GND. Source node of the low-side power FET.                                                                                                                                                                                                              |
|         | 8        |     |                                                                                                                                                                                                                                                                |
|         | 9        |     |                                                                                                                                                                                                                                                                |
| PGOOD   | 10<br>40 | 0   | Power-good window comparator: open drain output. Pull up to 5-V rail with a pull-up resistor. Current capability is 7.5 mA.                                                                                                                                    |
| TON     | 35       | ı   | On-time / frequency adjustment pin. Connect to LL with proper resistor to program switching frequency.                                                                                                                                                         |
| TRIP    | 32       | ı   | Overcurrent trip point set input. Connect resistor from this pin to signal ground to set threshold for both overcurrent and negative overcurrent limit.                                                                                                        |
| V5FILT  | 38       | ı   | 5-V power supply input for all control circuitry except gate drivers. Apply an R-C filter to reject high-frequency switching noise.                                                                                                                            |
| V5IN    | 31       | I   | 5-V Power supply input for FET gate drivers. Internally connected to VBST by a PN diode. Connect a cpacitor with a value of 1 $\mu$ F or greater between this pin and PGND to support instantaneous current for gate drivers.                                  |
| VBST    | 30       | I   | Supply input for high-side FET gate driver (boost terminal). Connect capacitor from this pin to LL-node. An internal PN diode is connected between V5IN to this pin. Add an external schottky diode if forward drop is critical to ensure efficient operation. |
| VFB     | 39       | I   | SMPS voltage feedback input. Connect the resistor divider here for adjustable output.                                                                                                                                                                          |
|         | 11       |     |                                                                                                                                                                                                                                                                |
|         | 12       |     |                                                                                                                                                                                                                                                                |
| VIN     | 13       | I   | Input power source. Drain node of the high-side power FET.                                                                                                                                                                                                     |
|         | 14       | -   |                                                                                                                                                                                                                                                                |
|         | 15       |     |                                                                                                                                                                                                                                                                |
| VOUT DO | 36       | 1   | Connect to SMPS output. This terminal serves as the output voltage monitor for on-time adjustment.                                                                                                                                                             |
| VOUT_DS | 37       | 0   | Prebias start-up and selectable output discharge. It is also the input for the output discharge switch.                                                                                                                                                        |

Product Folder Links: TPS51315

Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated

SLUS881B-MAY 2009-REVISED AUGUST 2012

# 40-PIN RGY (QFN) PACKAGE (TOP VIEW)



### **FUNCTIONAL BLOCK DIAGRAM**





Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated

SLUS881B -MAY 2009-REVISED AUGUST 2012

#### DETAILED DESCRIPTION

## **Dual PWM Operations**

The primary control loop of the switched-mode power supply (SMPS) functions as an adaptive on-time pulse width modulation (PWM) controller. It supports a proprietary D-CAP™ mode. D-CAP™ mode uses an internal compensation circuit and is suitable for a low external component count configuration with an appropriate amount of equivalent series resistance (ESR) at the output capacitor(s). The output voltage is monitored at a feedback point voltage.

At the beginning of each cycle, the upper synchronous MOSFET is turned on, or enters the ON state. This MOSFET is turned off, or enters the OFF state, after an internal one-shot timer expires. This one shot is determined by the input voltage  $(V_{VIN})$  and the output voltage  $(V_{OUT})$  to maintain a relatively constant frequency over the input voltage range. This is called *adaptive on-time control* (see *PWM Frequency and Adaptive On-Time Control* section). The MOSFET is turned on again when feedback indicates an insufficient output voltage and the inductor current falls below the overcurrent limit. By repeating the operation in this manner, the controller regulates the output voltage. The synchronous lower (rectifying) MOSFET is turned on at each OFF state in order to minimize the conduction losses.

The TPS51315 supports both PWM-Only and Auto-Skip operating modes. When the EN\_PSV pin is grounded, the switcher is disabled. When the EN\_PSV pin is connected to a 3.3-V supply or a 5-V supply, Auto-Skip mode is enabled. The rectifying MOSFET is turned off when the inductor current is zero. This feature enables a seamless transition to the reduced-frequency operation at light load conditions so that high efficiency is maintained over a broad range of load currents. When the EN\_PSV pin is floated, it is internally pulled up to 1.9 V, and PWM-Only mode is enabled. In this mode, the rectifying MOSFET is not turned off when the inductor current reaches zero, and so the switching frequency does not change at light load; however the efficiency is lower in PWM-Only mode than it is in Auto-Skip mode.

The dc output voltage can be set by the external resistor divider as shown in Equation 1.

$$V_{OUT} = \left(1 + \frac{R_{UPPER}}{R_{LOWER}}\right) \times 0.75 V \tag{1}$$

## **Light Load Conditions**

When Auto-Skip mode is enabled, the TPS51315 automatically reduces the switching frequency under light load conditions to maintain high efficiency.

As the output current decreases from a heavy load condition, the inductor current is also reduced and eventually its *valley* falls to zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when zero inductor current is detected. As the load current continues to decrease, the converter runs in discontinuous conduction mode, taking longer to discharge the output capacitor toward the reference voltage. The on-time maintains the same as when under a heavy load condition. Alternatively, when the output current increase from light load to heavy load, switching frequency increases to the preset value as the inductor current reaches the continuous conduction threshold. The transition load point to the light load operation I<sub>OUT(LL)</sub> (that is, the threshold between continuous and discontinuous conduction mode) can be calculated using Equation 2.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$

where

• f is the PWM switching frequency (2)

Switching frequency versus output current under light load conditions is a function of L, f,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from  $I_{OUT(LL)}$  as calculated in Equation 2. For example, it is approximately 60 kHz at  $I_{OUT(LL)}$ /5 when the PWM frequency is 300 kHz.

SLUS881B -MAY 2009-REVISED AUGUST 2012



www.ti.com

## **PWM Frequency and Adaptive On Time Control**

TPS51315 employs an adaptive on-time control scheme and does not include a dedicated oscillator on the device. However, the device runs with pseudo-constant frequency by feed-forwarding the input voltage and output voltage to the on-time, one-shot timer. The on-time control is inversely proportional to the input voltage and proportional to the output voltage, so that the duty ratio is maintained as  $V_{OUT}/V_{IN}$  with the same cycle time, as shown in Equation 3.

$$T_{ON} = 19 \times 10^{-12} \times R_{T(on)} \left( \frac{(2/3)V_{OUT} + 100 \,\text{mV}}{V_{IN}} \right) + 50 \,\text{ns}$$

where

R<sub>T(on)x</sub> is the external resistor connected from T<sub>ON</sub> to LL

For the TPS51315, the input voltage is monitored at the LL pin during the ON state. An advantage of switchingnode monitoring is that any loss in the high-side n-channel FET becomes part of the on-time calculation, thereby making the frequency more stable with load.

Another consideration regarding frequency is jitter. Jitter may have many causes, but the constant on-time D-CAP mode scheme has some amount of inherent jitter. Because the output voltage ripple height is in the range of approximately 20 mV, on the order of a milli-volt of noise on the feedback signal can affect the frequency between approximately 3% and 10%. This is normal operation and risks only a small amount of influence to the power supply performance.

#### **Soft-Start**

The TPS51315 includes an independent, internal, 1.06-ms, voltage servo soft-start function with overcurrent limit. When the EN\_PSV pin goes high, an internal digita-to-analog converter (DAC) begins ramping up the reference voltage to the error amplifier. Smooth control of the output voltage is maintained during start-up.

## **Powergood**

The TPS51315 includes a powergood output function. The powergood function is activated after the soft-start function has completed. If the output voltage comes within ±5% of the target value, internal comparators detect a powergood state and the powergood signal becomes high after a 64-µs internal delay. If the output voltage rises above or falls below 10% of the target value, the powergood signal goes low immediately.

## **Output Discharge Control**

The TPS51315 discharges output when EN\_PSV is low or when the channel is in either a UVP or OVP fault condition. The TPS51315 discharges output using an internal  $20-\Omega$  MOSFET that is connected to VOUT\_DS and PGND. The current capability of the MOSFET is limited to discharge slowly. An external resistor can be connected between VOUT\_DS and VOUT to program discharge slow rate. In case the discharge function is not wanted, leave VOUT\_DS open.

SLUS881B -MAY 2009-REVISED AUGUST 2012

#### **Overcurrent Limit**

The TPS51315 has cycle-by-cycle overcurrent limit function. The inductor current is monitored during the OFF state using the low-side FET  $R_{DS(on)}$  which is 7 m $\Omega$  (typ). The controller maintains the OFF state and does not release next ON cycle until the detected current comes down to the overcurrent trip level set by the TRIP resister. Because of this scheme,  $R_{TRIP}$  establishes the valley level of the inductor current. Note that the load current at the overcurrent threshold,  $I_{OCL}$ , is higher than this value calculated in Equation 4.

$$V_{TRIP} = \left(I_{OCL} - \left(\frac{I_{RIPPLE}}{2}\right)\right) \times 7 \,\text{m}\Omega \tag{4}$$

 $R_{TRIP}$  value can be calculated by Equation 5, but cannot exceed 12.1-k $\Omega$  to protect the internal FETs from overloading.

$$R_{TRIP} = \frac{V_{TRIP}}{10 \,\mu\text{A}} \tag{5}$$

#### **Undercurrent Limit**

The TPS51315 also supports a cycle-by-cycle undercurrent limit in PWM-Only mode. The undercurrent limit is the negative value of the overcurrent limit. If the output voltage continues to rise, the lower MOSFET is always on: thus, the inductor current reduces and reverses direction after it reaches zero (in PWM-Only mode). When there is too much negative current through the inductor, the lower MOSFET is turned off and the current flows to the VIN pin through the body diode of the upper MOSFET. Because there is less current with which to discharge the output capacitor, output voltage tends to rise, eventually reaching the overvoltage protection threshold and shutting down the TPS51315. In order to prevent triggering a false OVP shut down, the lower MOSFET is turned on 400-ns after it is turned off. If the device reaches an undercurrent threshold again before the output voltage is discharged to the target level, the lower MOSFET is turned off and the process repeats. This logic is called *UCL Buzz*. It ensures maximum allowable discharge capability when the output voltage continues to rise. Alternatively, if the output voltage is discharged to the target level before the UCL threshold is reached, the lower MOSFET is turned off, the upper MOSFET is then turned on, and the device resumes normal operation.

## **Overvoltage Protection**

The TPS51315 monitors a resistor-divided feedback voltage to detect overvoltage and undervoltage conditions. When the feedback voltage becomes greater than 115% of the target value, the upper MOSFET is turned off and the lower MOSFET is turned on immediately. The output is also discharged by the internal  $20-\Omega$  transistor if it is connected to VOUT\_DS.

The, TPS51315 monitors the output voltage directly. If it becomes greater than 5.75 V, TPS51315 turns off the upper MOSFET driver. In no case should the device operate at more than 6 V, as damage would occur.

#### **Undervoltage Protection**

When the feedback voltage becomes lower than 70% of the target value, the undervoltage comparator output goes high and an internal UVP delay counter begins to increment. After 32  $\mu$ s, TPS51315 latches off both the upper and lower MOSFETs and discharges the output with the internal 20- $\Omega$  transistor if it is connected to VOUT\_DS. This function is enabled after 2ms from when EN\_PSV is brought high, i.e., UVP is disabled during the start up.

#### **UVLO Protection**

The TPS51315 has V5FILT undervoltage lockout (UVLO) protection. When the V5FILT voltage is lower than UVLO threshold voltage, TPS51315 is shut off. This protection is not latched.

### **Thermal Shutdown**

The TPS51315 includes a die-temperature monitor function. If the temperature exceeds the threshold value (typically 160°C), TPS51315 shutd off. This protection is not latched. The device recovers once the temperature has cooled to 148°C.

SLUS881B-MAY 2009-REVISED AUGUST 2012



### **TYPICAL CHARACTERISTICS**

At  $V_{IN}$  = 12 V,  $V_{V5IN}$  = 5 V,  $R_{T(on)}$  = 237 k $\Omega$ , and  $T_A$  = 25°C, unless otherwise noted.





Figure 1.

Figure 2.



Figure 3.



Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated

STRUMENTS

## **TYPICAL CHARACTERISTICS (continued)**

At V<sub>IN</sub> = 12 V, V<sub>V5IN</sub> = 5 V, R<sub>T(on)</sub> = 237 k $\Omega$ , and T<sub>A</sub> = 25°C, unless otherwise noted. **SWITCHING FREQUENCY** 



SWITCHING FREQUENCY
vs
OUTPUT CURRENT



Figure 6.

Figure 5.

I<sub>OUT</sub> - Output Current - A





Figure 7.

# OUTPUT VOLTAGE vs OUTPUT CURRENT



Figure 8.

SLUS881B-MAY 2009-REVISED AUGUST 2012



## TYPICAL CHARACTERISTICS (continued)



V<sub>IN</sub> – Input Voltage – V Figure 9.



Figure 10.

# SWITCHING FREQUENCY vs INPUT VOLTAGE



Figure 11.

# MEASURED SWITCHING FREQUENCY vs ON-TIME RESISTANCE



Figure 12.

**NSTRUMENTS** 



## **TYPICAL CHARACTERISTICS (continued)**

At V<sub>IN</sub> = 12 V, V<sub>V5IN</sub> = 5 V, R<sub>T(on)</sub> = 237 k $\Omega$ , and T<sub>A</sub> = 25°C, unless otherwise noted. **EFFICIENCY** 





**EFFICIENCY** 

Figure 13.



EFFICIENCY VS OUTPUT CURRENT

Figure 14.



I<sub>OUT</sub> – Output Current – A Figure 15.

Figure 16.

Copyright © 2009–2012, Texas Instruments Incorporated

50

40 0.001

0.01



V<sub>OUT</sub> (V)

10

## **TYPICAL CHARACTERISTICS (continued)**

At V<sub>IN</sub> = 12 V, V<sub>V5IN</sub> = 5 V, R<sub>T(on)</sub> = 237 k $\Omega$ , and T<sub>A</sub> = 25°C, unless otherwise noted. **EFFICIENCY EFFICIENCY** vs OUTPUT CURRENT vs OUTPUT CURRENT 100 100 V<sub>IN</sub> = 12 V V<sub>IN</sub> = 12 V 90 90 80 80 η – Efficiency – % η – Efficiency – % 70 70 60 60

50

 $V_{OUT}(V)$ 

3.3

10

Product Folder Links: TPS51315

 $I_{OUT}$  – Output Current – A

0.1

Figure 17.

0.001 0.01 0.1 I<sub>OUT</sub> – Output Current – A Figure 18.







Figure 20. 1.05-V Shut-Down Waveforms (Heavy Load)

**ISTRUMENTS** 

## TYPICAL CHARACTERISTICS (continued)

At  $V_{IN}$  = 12 V,  $V_{V5IN}$  = 5 V,  $R_{T(on)}$  = 237 k $\Omega$ , and  $T_A$  = 25°C, unless otherwise noted.



Figure 21. 1.05-V Start-Up Waveforms (Light Load)

Figure 22. 1.05-V Shut-Down Waveforms (Light Load)



Figure 23. 1.05-V Load Step-Up Waveforms

Figure 24. 1.05-V Load Step-Down Waveforms



#### **APPLICATION INFORMATION**

#### **Loop Compensation and External Parts Selection**



Figure 25. Simplified Modulator Block Diagram

The feedback voltage ( $V_{VFB}$ ) is compared to the internal reference voltage after the divider resistors. The PWM comparator determines when to turn on the upper MOSFET. The gain and speed of the comparator is high enough to maintain the voltage level relatively constant at the beginning of each on cycle, or at the end of each off cycle . The dc output voltage may have line regulation due to ripple amplitude that slightly increases as the input voltage increases.

For loop stability, the 0 dB frequency, f<sub>0</sub>, defined in Equation 6 must be lower than 1/4 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times ESR \times C_{OUT}} \le \frac{f_{SW}}{4}$$
 (6)

Because  $f_0$  is determined solely by the output capacitor characteristics, the loop stability of the D-CAP<sup>TM</sup> Mode is determined by capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have and output capacitance on the order of several hundred micro-farads and and ESR of approximately 10 m $\Omega$ . These values make  $f_0$  on the order of 100 kHz or less and create a stable loop. However, ceramic capacitors have an  $f_0$  of more than 700 kHz, which is not suitable for this operating mode, although the D-CAP<sup>TM</sup> Mode provides many advantages such as ease-of-use, minimum external component configuration, and extremely short response time. These advantages are realized because there is no error amplifier in the loop, so a sufficient feedback signal is required from an external circuit to reduce the jitter level. The required signal level is approximately 15 mV at the comparing point. This generates output ripple at the output node that can be calculated in Equation 7. The output capacitor ESR should meet this requirement.

$$V_{RIPPLE} = \left( {V_{OUT} \choose 0.75} \right) \times 15 \text{ mV}$$
 (7)

For applications with all ceramic output capacitors, a few external components need to be added to ensure the loop stability. Please refer to Figure 29. Since ceramics capacitors have low ESR, feedback ripple in phase with inductor current is recommended. R-C network across the output inductor can mimic inductor current when RC  $\approx$  L / DCR, the ripple current can be coupled to the feedback through a 1- $\mu$ F capacitor.

SLUS881B -MAY 2009-REVISED AUGUST 2012

### **External Component Selection**

External component selection is a simple process in D-CAP™ Mode.

1. Determine the value of R1 and R2.

The recommended R2 value is 10 k $\Omega$  to 100 k $\Omega$ . Calculate R1 by using Equation 8.

$$R1 = \frac{V_{OUT} - 0.75}{0.75} \times R2 \tag{8}$$

#### 2. Choose R<sub>T(on)</sub>

The switching frequency is usually determined by overall view of the dc-dc converter designer in consideration of size, efficiency or cost, and mostly dictated by external component constraints such as the size of inductor and/or the output capacitor. If an extremely low or high duty factor is expected, the minimum on-time or off-time must also be considered to satisfy the required duty factor. Once the switching frequency is decided,  $R_{T(on)}$  can be determined by Equation 9 and Equation 10.

$$T_{ON(max)} = \frac{1}{f} \times \frac{V_{OUT}}{V_{IN(min)}}$$
(9)

$$R_{T(on)} = \frac{3}{2} \times \frac{\left(T_{ON(max)} - 50 \,\text{ns}\right)}{19 \times 10^{-12}} \times \frac{V_{IN(min)}}{\left(V_{OUT} + 150 \,\text{mV}\right)} \left(\Omega\right) \tag{10}$$

#### 3. Choose the inductor.

To begin, choose an inductance value where the ripple current is approximately 1/4 to 1/2 of the maximum output current.

$$L_{IND} = \frac{1}{I_{IND(ripple)\times f}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(11)

For applications that require a fast transient response with a minimum of V<sub>OUT</sub> overshoot, consider a smaller inductance value than calculated in Equation 11. The cost of a small inductance value is higher steady-state ripple, larger line regulation, and higher switching loss.

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above the peak inductor current before saturation. The peak inductor current can be estimated by Equation 12.

$$I_{IND(peak)} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{2 \times L \times f} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(12)

#### 4. Choose output capacitor(s).

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine an ESR to meet the required ripple voltage. A quick approximation is shown in Equation 13.

$$ESR = \frac{V_{OUT} \times 0.015}{I_{RIPPLE} \times 0.75} \approx \frac{V_{OUT}}{I_{OUT(max)}} \times 60 \text{ (m}\Omega)$$
(13)



5. Choose an R<sub>TRIP</sub> value.

Select an appropriate R<sub>TRIP</sub> value with the considerations shown in Equation 14. Maximum R<sub>TRIP</sub> should be less than 12.1 k $\Omega$ .

$$R_{TRIP} = \frac{I_{OUT(max)} \times 7 \, m\Omega}{I_{TRIP(min)}}$$
(14)

6. V5FILT input capacitor.

In order to reject high-frequency noise possibly contained on +5-V supply and V5IN voltages, apply 1-µF of ceramic capacitor closely at the V5FILT pin with a 10-Ω resistor to create a low-pass filter between +5-V supply and the pin.

7. Applying the VBST capacitor and VBST diode.

Apply 0.1-µF MLCC between VBST and the LL node as the flying capacitor for internal high-side FET driver. The TPS51315 has its own on-board boost diode between V5IN and VBST. This diode is a P-N junction diode and strong enough for most typical applications. However, if efficiency has priority over cost, the designer may add a Schottky diode externally to improve the gate drive voltage of the high-side FET. A Schottky diode has a higher leakage current, especially at high temperatures, than a P-N junction diode. A low-leakage diode should be selected in order to maintain VBST voltage during low-frequency operation in Auto-Skip mode.

## **Layout Considerations**

Certain concepts must be considered before starting printed curcuit board (PCB) layout work using the TPS51315.

- Connect the R-C low-pass filter from the 5-V supply to the V5FILT pin. A filter resistance of 10  $\Omega$  and a filter capacitance of 1 µF is recommended. Place the filter capacitor close to the device, within 12 mm (0.5 inches) if possible.
- Connect the overcurrent setting resistors from TRIP to GND close to the device if possible. The trace from TRIP to the resistor and from the resistor to GND should avoid coupling to a high-voltage switching node.
- The discharge path (V<sub>OUT DS</sub>) should have a dedicated trace to the output capacitor(s); separate from the output voltage sensing trace, and use a 1,5 mm (60 mils) or wider trace with no loops. Make sure the feedback current setting resistor (the resistor between VFB to GND) is tied close to the device GND. The trace from this resistor to the VFB pin should be short and narrow. Place the trace on the component side and avoid vias between this resistor and the device.
- All sensitive analog traces and components such as VOUT, VFB, GND, EN\_PSV, PGOOD, TRIP, V5FILT, and TON should be placed away from high-voltage switching nodes such as LL or VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield the feedback traces from power traces and components.
- Gather the ground terminals of the V<sub>IN</sub> capacitor(s), V<sub>OLIT</sub> capacitor(s), and the PGND as close as possible. GND (signal ground) and PGND (power ground) should be connected strongly together near the device. The PCB trace defined as LL node, which connects to the source of the upper MOSFET, the drain of the lower MOSFET, and the high-voltage side of the inductor, should be as short and wide as possible.

**INSTRUMENTS** 



Figure 26. Typical 1.05-V/10-A Application





Figure 27. 1.05-V/10-A Applications with TPS51103

Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated



Figure 28. Typical 1.05-V/10-A Application with Hiccup Operation Mode

SLUS881B-MAY 2009-REVISED AUGUST 2012





Figure 29. Typical Applications with All Ceramic Output



SLUS881B -MAY 2009-REVISED AUGUST 2012

## **REVISION HISTORY**

| Changes from Original (MAY 2009) to Revision A  Changed pinout to reflect correct placement of Pin 1 registration mark  Changes from Revision A (MAY 2011) to Revision B |      |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
| Changed pinout to reflect correct placement of Pin 1 registration mark                                                                                                   | 7    |  |  |  |  |  |
| Changes from Revision A (MAY 2011) to Revision B                                                                                                                         | Page |  |  |  |  |  |
| Changed ESD HBM rating from "1.5 kV" to "2.0 kV" (typographical error)                                                                                                   | 3    |  |  |  |  |  |



## PACKAGE OPTION ADDENDUM

19-Sep-2019

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS51315RGFR     | ACTIVE | VQFN         | RGF                | 40   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>51315         | Samples |
| TPS51315RGFT     | ACTIVE | VQFN         | RGF                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>51315         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





19-Sep-2019

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Oct-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS51315RGFR                  | VQFN            | RGF                | 40 | 3000 | 330.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |
| TPS51315RGFT                  | VQFN            | RGF                | 40 | 250  | 180.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |

www.ti.com 3-Oct-2014



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51315RGFR | VQFN         | RGF             | 40   | 3000 | 367.0       | 367.0      | 38.0        |
| TPS51315RGFT | VQFN         | RGF             | 40   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding lands and the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



## RGF (R-PVQFN-N40)

PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View
Exposed Thermal Pad Dimensions

4206345-7/N 01/14

NOTE: A. All linear dimensions are in millimeters



# RGF (R-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated